Receive Control Registers (RCR1 and RCR2)
12-13
McBSP Registers
SPRU592E
12.4 Receive Control Registers (RCR1 and RCR2)
Each McBSP has two receive control registers of the form shown in
Figure 12
4 describe the bits of RCR1 and
RCR2, respectively. These I/O-mapped registers enable you to:
-
Specify one or two phases for each frame of receive data (RPHASE)
-
Define two parameters for phase 1 and (if necessary) phase 2: the serial
word length (RWDLEN1, RWDLEN2) and the number of words
(RFRLEN1, RFRLEN2)
-
Choose a receive companding mode, if any (RCOMPAND)
-
Enable or disable the receive frame-sync ignore function (RFIG)
-
Choose a receive data delay (RDATDLY)
Figure 12
−
4. Receive Control Registers (RCR1 and RCR2)
RCR1
15
14
8
Reserved
RFRLEN1
R-0
R/W-0
7
5 4
0
RWDLEN1
Reserved
R/W-000
R-0
RCR2
15
14
8
RPHASE
RFRLEN2
R/W-0
R/W-0
7
5 4
3
2
1
0
RWDLEN2
RCOMPAND
RFIG
RDATDLY
R/W-000
R/W-00
R/W-0
R/W-00
Legend:
R = Read; W = Write; -
n
= Value after reset
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...