
Setting the Receive Frame-Sync Mode
Receiver Configuration
7-24
SPRU592E
Table 7
−
19. Register Bits Used to Set the Receive Frame Sync Mode (Continued)
Register
Function
Name
Bit
SRGR2
15
GSYNC
†
Sample Rate Generator Clock Synchronization Mode
If the sample rate generator creates a frame-sync signal (FSG) that is derived
from an external input clock on the CLKS or CLKR pin, the GSYNC bit
determines whether FSG is kept synchronized with pulses on the FSR pin.
GSYNC = 0
No clock synchronization is used: CLKG oscillates without
adjustment, and FSG pulses every (FPER + 1) CLKG
cycles.
GSYNC = 1
Clock synchronization is used. When a pulse is detected
on the FSR pin:
-
CLKG is adjusted as necessary so that it is
synchronized with the input clock on the CLKS or
CLKR pin.
-
FSG pulses.
FSG
only
pulses in response to a pulse on the FSR
pin. The frame-sync period defined in FPER is
ignored.
SPCR1
15
DLB
Digital Loopback Mode
DLB = 0
Digital loopback mode is disabled.
DLB = 1
Digital loopback mode is enabled. The receive signals,
including the receive frame-sync signal, are connected
internally through multiplexers to the corresponding
transmit signals.
SPCR1
12-11 CLKSTP
Clock Stop Mode
CLKSTP = 0Xb
Clock stop mode disabled; normal clocking for non-SPI
mode.
CLKSTP = 10b
Clock stop mode enabled, without clock delay. The
internal receive clock signal (CLKR) and the internal
receive frame-synchronization signal (FSR) are internally
connected to their transmit counterparts, CLKX and FSX.
CLKSTP = 11b
Clock stop mode enabled, with clock delay. The internal
receive clock signal (CLKR) and the internal receive
frame-synchronization signal (FSR) are internally
connected to their transmit counterparts, CLKX and FSX.
†
The clock synchronization provided through the GSYNC bit is not supported on TMS320VC5501 and TMS320VC5502
devices.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...