Serial Port Control Registers (SPCR1 and SPCR2)
McBSP Registers
12-6
SPRU592E
1. SPCR1 Bit Descriptions (Continued)
Bit
Description
Value
Field
12–11
CLKSTP
Clock stop mode bits. CLKSTP allows you to use the clock stop mode to
support the SPI master-slave protocol. If you will not be using the SPI
protocol, you can clear CLKSTP to disable the clock stop mode.
In the clock stop mode, the clock stops at the end of each data transfer. At
the beginning of each data transfer, the clock starts immediately
(CLKSTP = 10b) or after a half-cycle delay (CLKSTP = 11b).
00b or
01b
Clock stop mode is disabled.
10b
Clock stop mode, without clock delay
11b
Clock stop mode, with half-cycle clock delay
10-8
Reserved
These read-only reserved bits return 0s when read.
7
DXENA
DX delay enabler mode bit. DXENA controls the delay enabler for the
DX pin. The enabler creates an extra delay for turn-on time (for the length
of the delay for a particular C55x device, see the device-specific data
manual).
0
DX delay enabler off
1
DX delay enabler on
6
Reserved
Always write 0 to this reserved bit.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...