Receive Control Registers (RCR1 and RCR2)
12-17
McBSP Registers
SPRU592E
4. RCR2 BIt Descriptions (Continued)
Bit
Field
Value
Description
7–5
RWDLEN2
Receive word length 2 bits. Each frame of receive data can have one or
two phases, depending on the value that you load into the RPHASE bit.
If a single-phase frame is selected, RWDLEN1 in RCR1 selects the length
for every serial word received in the frame. If a dual-phase frame is
selected, RWDLEN1 determines the length of the serial words in phase
1 of the frame, and RWDLEN2 in RCR2 determines the word length in
phase 2 of the frame.
000b
8 bits
001b
12 bits
010b
16 bits
011b
20 bits
100b
24 bits
101b
32 bits
other
Reserved (do not use)
4–3
RCOMPAND
Receive companding mode bits. Companding (COMpress and exPAND)
hardware allows compression and expansion of data in either
µ
-law or
A-law format.
RCOMPAND allows you to choose one of the following companding
modes for the McBSP receiver:
00b
No companding, any size data, MSB received first
01b
No companding, 8-bit data, LSB received first
10b
µ
-law companding, 8-bit data, MSB received first
11b
A-law companding, 8-bit data, MSB received first
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...