Multichannel Control Registers (MCR1 and MCR2)
McBSP Registers
12-34
SPRU592E
9. MCR1 Bit Descriptions (Continued)
Bit
Description
Value
Field
4–2
RCBLK
Receive current block indicator. RCBLK indicates which block of
16 channels is involved in the current McBSP reception:
000b
Block 0: channels 0 through 15
001b
Block 1: channels 16 through 31
010b
Block 2: channels 32 through 47
011b
Block 3: channels 48 through 63
100b
Block 4: channels 64 through 79
101b
Block 5: channels 80 through 95
110b
Block 6: channels 96 through 111
111b
Block 7: channels 112 through 127
1
Reserved
0
Reserved bits (not available for your use). They are read-only bits and
return 0s when read.
0
RMCM
Receive multichannel selection mode bit. RMCM determines whether all
channels or only selected channels are enabled for reception:
0
All 128 channels are enabled.
1
Multichannel selection mode. Channels can be individually enabled or
disabled.
The only channels enabled are those selected in the appropriate receive
channel enable registers (RCERs). The way channels are assigned to the
RCERs depends on the number of receive channel partitions (2 or 8), as
defined by the RMCME bit.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...