Synchronizing Sample Rate Generator Outputs to an External Clock
3-11
Sample Rate Generator of the McBSP
SPRU592E
Figure 3
−
3. CLKG Synchronization and FSG Generation When GSYNC = 1,
CLKGDV = 1, and CLKS Provides the Sample Rate Generator Input Clock
FSG
(needs resync)
CLKG
resync)
(No need to
CLKG
(FSRP=1)
FSR external
(FSRP=0)
FSR external
CLKS (CLKSP=0)
CLKS (CLKSP=1)
Figure 3
−
4. CLKG Synchronization and FSG Generation When GSYNC = 1,
CLKGDV = 3, and CLKS Provides the Sample Rate Generator Input Clock
FSG
(needs resync)
CLKG
resync)
(No need to
CLKG
(FSRP=1)
FSR external
(FSRP=0)
FSR external
CLKS (CLKSP=0)
CLKS (CLKSP=1)
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...