Preliminary
HSMMC CONTROLLER
S3C2451X RISC MICROPROCESSOR
21-66
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
FORCE EVENT REGISTER FOR ERROR INTERRUPT STATUS
Register Address
R/W
Description Reset
Value
FEERR0 0X4AC00052
WO
Force
Event Error Interrupt Register
Error Interrupt (Channel 0)
0x0000
FEERR1 0X4A800052
WO
Force
Event Error Interrupt Register
Error Interrupt (Channel 1)
0x0000
The
Force Event
Register is not a physically implemented register. Rather, it is an address at which the
Error Interrupt Status
register can be written. The effect of a write to this address will be reflected in the
Error
Interrupt Status
Register if the corresponding bit of the
Error Interrupt Status Enable
Register is set.
Writing 1 : set each bit of the
Error Interrupt Status
Register
Writing 0 : no effect
Note: By setting this register, the Error Interrupt can be set in the
Error Interrupt Status
register. In order to
generate interrupt signal, both the
Error Interrupt Status Enable
and
Error Interrupt Signal Enable
shall be
set.
Name Bit
Description
Initial
Value
[15:10]
Reserved
0x0
[9]
Force Event for ADMA Error
1=Interrupt is generated
0=No Interrupt
0
[8]
Force Event for Auto CMD12 Error
1=Interrupt is generated
0=No Interrupt
0
[7]
Reserved
0
[6]
Force Event for Data End Bit Error
1=Interrupt is generated
0=No Interrupt
0
[5]
Force Event for Data CRC Error
1=Interrupt is generated
0=No Interrupt
0
[4]
Force Event for Data Timeout Error
1=Interrupt is generated
0=No Interrupt
0
[3]
Force Event for Command Index Error
1=Interrupt is generated
0=No Interrupt
0
[2]
Force Event for Command End Bit Error
1=Interrupt is generated
0=No Interrupt
0
[1]
Force Event for Command CRC Error
1=Interrupt is generated
0=No Interrupt
0