![Samsung S3C2451X Скачать руководство пользователя страница 666](http://html.mh-extra.com/html/samsung/s3c2451x/s3c2451x_user-manual_340826666.webp)
Preliminary
IIS-BUS INTERFACE
S3C2451X RISC MICROPROCESSOR
25-16
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
activated at any time, the channel operation will be halted after left-
right channel data transfer is completed.
0: No pause operation
1: Pause operation
RXCHPAUSE [3] R/W
Rx channel operation pause command. Note that when this bit is
activated at any time, the channel operation will be halted after left-
right channel data transfer is completed.
0: No pause operation
1: Pause operation
TXDMACTIVE [2] R/W
Tx DMA active (start DMA request). Note that when this bit is set
from high to low, the DMA operation will be forced to stop
immediately.
0: Inactive, 1: Active
RXDMACTIVE [1] R/W
Rx DMA active (start DMA request). Note that when this bit is set
from high to low, the DMA operation will be forced to stop
immediately.
0: Inactive, 1: Active
I2SACTIVE [0] R/W
IIS interface active (start operation).
0: Inactive, 1:Active
NOTES:
1)
When playing is finished, overrun interrupt will be occur. (Since no more data are written into TXFIFO at
the end of playing.) User can stop transmission at this overrun interrupt.