Preliminary
S3C2451X RISC MICROPROCESSOR
CAMERA INTERFACE
23-47
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
MSDMA CONTROL REGISTER
Register Address
R/W
Description
Reset
Value
CIMSCTRL 0x4D80_00DC
RW
MSDMA control register
0000_0000
CIMSCTRL Bit
Description
Initial
State
Change
State
Reserved [31:7]
0
X
EOF_MS
[6]
MSDMA read the saved memory data.
When this operation done, EOF will be generated. (read
only)
0 X
Interleave_MS
(v)
[5]
0 : Non-Interleaved format (Each component of Y, Cb and
Cr is access by the word).
1 : Interleaved format (All components of Y, Cb and Cr are
mixed inside single word).
0 X
Order422_MS
(v)
[4:3]
When source MSDMA image is interleaved YCbCr 4:2:2,
Interleaved YCbCr 4:2:2 input memory storing style.
[4:3]
LSB MSB
00 Y
0
Cb
0
Y
1
Cr
0
01 Y
0
Cr
0
Y
1
Cb
0
10 Cb
0
Y
0
Cr
0
Y
1
11 Cr
0
Y
0
Cb
0
Y
1
0 X
SEL_DMA_CA
M (v)
[2]
Preview path data selection. codec path don’t care.
0 : External camera input path
1 : Memory data input path (MSDMA)
0 X
SRC420_MS (v)
[1]
Source image format for MSDMA
0 : YCbCr 4:2:2 (interleaved)
1 : YCbCr 4:2:0 (Non-interleaved)
0 X
ENVID_MS (v)
[0]
MSDMA operation start. Hardware doesn’t clear
automatically
(When triggered Low to High by software setting)
1) SEL_DMA_CAM = ‘0’ , ENVID_MS don’t care (using
external camera signal for preview path)
2) SEL_DMA_CAM = ‘1’, ENVID_MS is set (0
Æ
1) then
MSDMA operation start for preview. (external camera
signal is valid for only codec_path)
0 X
NOTE:
ENVID_MS SFR must be set at last. Starting order for using MSDMA input path.
SEL_DMA_CAM (others SFR setting)
Æ
Image Capture Enable SFR setting
Æ
ENVID_MS SFR setting.