![Samsung S3C2451X Скачать руководство пользователя страница 384](http://html.mh-extra.com/html/samsung/s3c2451x/s3c2451x_user-manual_340826384.webp)
Preliminary
USB2.0 DEVICE
S3C2451X RISC MICROPROCESSOR
17-12
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
SYSTEM STATUS REGISTER (SSR)
This register reports operational status of the USB 2.0 Function Core, especially about error status and power
saving mode status. Except the line status, every status bits in the System Status Register could be an interrupt
sources. When the register is read after an interrupt due to certain system status changes, MCU should write
back 1 to the corresponding bits to clear it.
Register Address
R/W
Description
Reset
Value
SSR 0x4980_001C
R/C
Test
Register
0x0
SSR Bit
R/W
Description
Initial
State
[31:16]
Reserved
BAERR
[15]
R/C
Byte Align Error
If error interrupt enable bit of SCR register is set to 1,
BAERR is set to 1 when byte alignment error is detected.
0
TMERR
[14]
R/C
Timeout Error
If error interrupt enable bit of SCR register is set to 1,
TMERR is set to 1 when timeout error is detected.
0
BSERR
[13]
R/C
Bit Stuff Error
If error interrupt enable bit of SCR register is set to 1,
BSERR is set to 1 when bit stuff error is detected.
0
TCERR
[12]
R/C
Token CRC Error
If error interrupt enable bit of SCR register is set to 1,
BSERR is set to 1 when CRC error in token packet is
detected.
0
DCERR
[11]
R/C
Data CRC Error
If error interrupt enable bit of SCR register is set to 1,
DCERR is set to 1 when CRC error in data packet is
detected.
0
EOERR
[10]
R/C
EB OVERRUN Error
If error interrupt enable bit of SCR register is set to 1,
EOERR is set to 1 when EB overrun error in transceiver is
detected.
0
[9:8]
Reserved
TBM
[7]
R/C
Toggle Bit Mismatch.
If error interrupt enable bit of SCR register is set to 1, TBM
is set to 1 when Toggle mismatch is detected.
0
DP
[6]
R
DP Data Line State
DP informs the status of D+ Line
0