Preliminary
S3C2451X RISC MICROPROCESSOR
HSMMC CONTROLLER
21-51
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
ERROR INTERRUPT STATUS ENABLE REGISTER
Setting to 1 enables Error Interrupt Status.
Register Address
R/W
Description Reset
Value
ERRINTSTSEN0 0X4AC00036
R/W
Error Interrupt Status Enable
Register (Channel 0)
0x0
ERRINTSTSEN1 0X4A800036
R/W
Error Interrupt Status Enable
Register (Channel 1)
0x0
Name Bit
Description
Initial
Value
[15:10]
Reserved
0
ADMAER
R
[9]
ADMA Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSTAAC
MDERR
[8]
Auto CMD12 Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSTACU
RERR
[7]
Current Limit Error Status Enable
This function is not implemented in this version.
‘1’ = Enabled
‘0’ = Masked
0
ENSTADE
NDERR
[6]
Data End Bit Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSTADA
TCRCER
R
[5]
Data CRC Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSTADA
TTOUTER
R
[4]
Data Timeout Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSTAC
MDIDXER
R
[3]
Command Index Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSTAC
MDEBITE
RR
[2]
Command End Bit Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSTAC
MDCRCE
RR
[1]
Command CRC Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSTAC
MDTOUT
ERR
[0]
Command Timeout Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0