![Samsung S3C2451X Скачать руководство пользователя страница 387](http://html.mh-extra.com/html/samsung/s3c2451x/s3c2451x_user-manual_340826387.webp)
Preliminary
S3C2451X RISC MICROPROCESSOR
USB2.0 DEVICE
17-15
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
SCR Bit
R/W
Description
Initial
State
[4]
Should be zero
0
SPDC [3]
R/W
Speed detection Control
Software can reset Speed detection Logic
through this bit.
This bit is used to control speed detection
process in case of System with a long initial time.
0: Enable
1: Disable
0
MFRM
[2]
R/W
Resume by MCU
If this bit is set, the suspended core generates a resume
signal. This bit is set when MCU writes 1. This bit is cleared
when MCU writes 0.
0
HSUSPE [1]
R/W
Suspend
Enable
When set to 1, core can respond to the suspend signaling
by USB host.
0
HRESE [0]
R/W
Reset
Enable
When set to 1, core can respond to the reset signaling by
USB host.
0