Preliminary
HSMMC CONTROLLER
S3C2451X RISC MICROPROCESSOR
21-54
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
ERROR INTERRUPT SIGNAL ENABLE REGISTER
This register is used to select which interrupt status is notified to the Host System as the interrupt. These
status bits all share the same 1 bit interrupt line. Setting any of these bits to 1 enables interrupt generation.
Register Address
R/W
Description Reset
Value
ERRINTSIGEN0 0X4AC0003A
R/W
Error Interrupt Signal Enable Register
(Channel 0)
0x0
ERRINTSIGEN1 0X4A80003A R/W
Error
Interrupt Signal Enable Register
(Channel 1)
0x0
Name Bit
Description
Initial
Value
[15:10] Reserved
0
ENSIGADM
AERR
[9]
ADMA Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSIGACM
DERR
[8]
Auto CMD12 Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSIGCUR
ERR
[7]
Current Limit Error Signal Enable
This function is not implemented in this version.
‘1’ = Enabled
‘0’ = Masked
0
ENSIGDEN
DERR
[6]
Data End Bit Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSIGDAT
CRCERR
[5]
Data CRC Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSIGDAT
TOUTERR
[4]
Data Timeout Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSIGCMD
IDXERR
[3]
Command Index Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSIGCMD
EBITERR
[2]
Command End Bit Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSIGCMD
CRCERR
[1]
Command CRC Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
ENSIGCMD
TOUTERR
[0]
Command Timeout Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
Detailed documents are to be copied from SD Host Standard Spec.