![Samsung S3C2451X Скачать руководство пользователя страница 79](http://html.mh-extra.com/html/samsung/s3c2451x/s3c2451x_user-manual_340826079.webp)
Preliminary
S3C2451X RISC MICROPROCESSOR
SYSTEM CONTROLLER
2-13
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
POWER MANAGEMENT
The power management block controls the system clocks by software for the reduction of power consumption in
S3C2451X. These schemes are related to PLL, clock control logic(ARMCLK, HCLK, PCLK) and wake-up signal.
S3C2451X has four power-down modes. The following section describes each power management mode.
Related registers are PWRMODE, PWRCFG and WKUPSTAT.
POWER MODE STATE DIAGRAM
Figure 2-10 shows that Power Saving mode state and Entering or Exiting condition. In general, the entering
conditions are set by the main CPU.
Normal
(General Clock
Gating Mode)
IDLE
SLEEP
STOP
or
DEEP-STOP
CMD
CMD
CMD
One of
wakeup
source
Reset
or
restricted
wakeup
evants.
One of
wakeup
source
Figure 2-10. Power mode state diagram