![Samsung S3C2451X Скачать руководство пользователя страница 93](http://html.mh-extra.com/html/samsung/s3c2451x/s3c2451x_user-manual_340826093.webp)
Preliminary
S3C2451X RISC MICROPROCESSOR
SYSTEM CONTROLLER
2-27
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
CLKDIV1 configures the clock ratio related on EPLL.
CLKDIV1 Bit
Description
Initial
Value
RESERVED [31:30]
-
0
CAMDIV [29:26]
CAM clock divider ratio.
ratio = 1
0x0
SPIDIV_0
[25:24]
HS-SPI clock divider ratio, ratio = (1)
0x0
DISPDIV [23:16]
Display controller clock divider ratio,
ratio = (D 1)
0x0
I2SDIV_0
[15:12]
I2S0 clock divider ratio, ratio = (I2 1)
0x0
UARTDIV [11:8]
UART
clock
divider
ratio, ratio = (U 1)
0x0
HSMMCDIV_1
[7:6]
HSMMC_1 clock divider ratio, ratio = (HSMM 1)
0x0
USBHOSTDIV
[5:4]
Usb Host clock divider ratio, ratio = (USBH 1)
0x0
RESERVED [3:0]
-
0
CLKDIV2 configures the clock ratio related on EPLL or MPLL.
CLKDIV2 Bit
Description
Initial
Value
RESERVED [31:26]
-
0
SPIDIV1_EPLL [25:24] HS-SPI_1
clock divider ratio(EPLL), ratio = (SP1)
0x0
RESERVED [23:21]
-
0
SPIDIV1_MPLL [20:16] HS-SPI1
clock divider ratio(MPLL), ratio = (SP1)
0
I2SDIV_1
[15:12]
I2S1 clock divider ratio(EPLL), ratio = (I2 1)
0x0
RESERVED [11:8]
-
0
HSMMCDIV_0
[7:6]
HSMMC_0 clock divider ratio(EPLL), ratio = (HSMM 1)
0x0
RESERVED [5]
-
0
SPIDIV0_MPLL [4:0] HS-SPI0
clock
divider
ratio(MPLL), ratio = (SP1)
0