![Samsung S3C2451X Скачать руководство пользователя страница 166](http://html.mh-extra.com/html/samsung/s3c2451x/s3c2451x_user-manual_340826166.webp)
Preliminary
NAND FLASH CONTROLLER
S3C2451X RISC MICROPROCESSOR
7-18
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
7.13.7 MAIN DATA AREA ECC REGISTER
Register
Address
R/W
Description
Reset Value
NFMECCD0 0x4E000014 R/W NAND Flash ECC 1
st
2
nd
register for main area data read
(Note) Refer to
ECC MODULE FEATURES
.
0x00000000
NFMECCD1 0x4E000018 R/W NAND Flash ECC 3
rd
4
th
register for main area data read
(Note) Refer to
ECC MODULE FEATURES
.
0x00000000
NFMECCD0
Bit
Description
Initial State
Reserved [31:24]
Not
used
0x00
ECCData1
[23:16]
ECC1 for I/O[7:0]
0x00
Reserved [15:8]
Not
used
0x00
ECCData0
[7:0]
ECC0 for I/O[7:0]
0x00
NOTE:
Only word access is valid.
NFMECCD1
Bit
Description
Initial State
Reserved [31:24]
Not
used
0x00
ECCData3
[23:16]
ECC3 for I/O[7:0]
0x00
Reserved [15:8]
Not
used
0x00
ECCData2
[7:0]
ECC2 for I/O[7:0]
0x00
7.13.8 SPARE AREA ECC REGISTER
Register
Address
R/W
Description
Reset Value
NFSECCD 0x4E00001C R/W
NAND
Flash ECC(Error Correction Code) register for spare
area data read
0x00000000
NFSECCD
Bit
Description
Initial State
Reserved [31:24]
Not
used
0x00
SECCData1 [23:16]
2
nd
Spare area ECC for I/O[7:0]
0x00
Reserved [15:8]
Not
used
0x00
SECCData0 [7:0]
1
st
Spare area ECC for I/O[ 7:0]
0x00
NOTE:
Only word or half word access is valid.