Preliminary
BUS PRIORITIES
S3C2451X RISC MICROPROCESSOR
4-2
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
Priority
AHB_I BUS MASTERS
Comment
0 Reserved
1 TFTW1-LCD
2 TFTW2-LCD
3 CAMIF_PREVIEW
4 CAMIF_CODEC
5 CAMIF_PIP
6 2D
7 AHB2AHB
8 Default
1. Fix Type: all priority can be changed according to register value
stored in The System Controller.
2 Rotation Type : all masters’ priority can be rotatable according to
register value stored in The System Controller.
( except for Default Master)
Priority
APB BUS MASTERS
Comment
0 AHB2APB
1 DMA0
2 DMA1
3 DMA2
4 DMA3
5 DMA4
6 DMA5
7 DMA6
8 DMA7
AHB2APB Bridge Master obtains always highest priority and the
priority of six DMA channels rotate internally.