Preliminary
USB2.0 DEVICE
S3C2451X RISC MICROPROCESSOR
17-30
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
DMA INTERFACE CONTROL REGISTER (DICR)
The AHB Master Operation is controlled by the programming DMA Control Register and DMA IF Control Register.
Register Address
R/W
Description
Reset
Value
DICR 0x4980_0084
R/W
DMA
Interface Counter Register
0x0
DICR Bit
R/W
Description
Initial
State
Reserved [31:4]
Reserved
0
RELOAD_
MBAR
[4]
R/W
Select Reload Condiion
0 – Every end of Full DMA operation
1 – Every Packet transfer.
0
Reserved [3:2]
Reserved
0
MAX_BURST
[1:0]
R/W
Max Burst Length
00 = Single transfer
01 = 4-beat incrementing burst transfer(INCR4)
10 = 8-beat incrementing burst transfer(INCR8)
11 = 16-beat incrementing burst transfer(INCR16)
00