Preliminary
HSMMC CONTROLLER
S3C2451X RISC MICROPROCESSOR
21-2
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
BLOCK DIAGRAM
Figure 21-1HSMMC block diagram
SFR
SDCLK
Domain
HCLK
Domain
System
Bus
(AHB)
CM
D
ARG
Control
Status
AHB slave I/F
DM
A
controller
AHB master
FIFO
DATA
packet
Status
Control
CMDRS
Ppacket
Status
Control
RSP
Lin
e
Control
Pad
I/F
INTREQ
BaseCLK
Clock Control
DPSRA
M
Control