Preliminary
S3C2451X RISC MICROPROCESSOR
USB2.0 DEVICE
17-17
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
EP0 CONTROL REGISTER (EP0CR)
EP0 control register is used for the control of endpoint 0. Controls such as enabling ep0 related interrupts and
toggle controls can be handled by EP0 control register.
Register Address
R/W
Description
Reset
Value
EP0CR
0x4980_0028
R/W
EP0 Control Register
0x0
EP0CR Bit
R/W
Description
Initial
State
[31:2]
Reserved
ESS
[1]
R/W
Endpoint Stall Set
ESS is set by MCU when it intends to send STALL
handshake to Host. This bit is cleared when the MCU writes
0 on it.
ESS is needed to be set 0 after MCU writes 1 on it.
0
TZLS
[0]
R/W
Tx Zero Length Set.
TZLS is set by MCU when it intends to send Tx zero length
data to Host.
TZLS is useful for core Test.
TZLS can be managed when Tx Test Enable (TTE) bit is
set.
This bit is cleared when the MCU writes 0 on it
0