Preliminary
NAND FLASH CONTROLLER
S3C2451X RISC MICROPROCESSOR
7-28
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
7.13.16 8BIT ECC MAIN DATA ECC 0/1/2/3 STATUS REGISTER
Register
Address
R/W
Description
Reset Value
NFM8ECC0 0x4E00_0050 R
8bit ECC status register
0xXXXX_XXXX
NFM8ECC1 0x4E00_0054 R
8bit ECC status register
0xXXXX_XXXX
NFM8ECC2 0x4E00_0058 R
8bit ECC status register
0xXXXX_XXXX
NFM8ECC3 0x4E00_005
C
R
8bit ECC status register
0xXXXX_XXXX
NFM8ECC0
Bit
Description
Initial State
4
th
Parity
[31:24]
4
th
Check Parity generated from main area (512-byte)
0xXX
3
rd
Parity
[23:16]
3
rd
Check Parity generated from main area (512-byte)
0xXX
2
nd
Parity
[15:8]
2
nd
Check Parity generated from main area (512-byte)
0xXX
1
st
Parity
[7:0]
1
st
Check Parity generated from main area (512-byte)
0xXX
NFM8ECC1
Bit
Description
Initial State
8
th
Parity
[31:24]
8
th
Check Parity generated from main area (512-byte)
0xXX
7
th
Parity
[23:16]
7
th
Check Parity generated from main area (512-byte)
0xXX
6
th
Parity
[15:8]
6
th
Check Parity generated from main area (512-byte)
0xXX
5
th
Parity
[7:0]
5
th
Check Parity generated from main area (512-byte)
0xXX
NFM8ECC2
Bit
Description
Initial State
12
th
Parity
[31:24]
12
th
Check Parity generated from main area (512-byte)
0xXX
11
th
Parity
[23:16]
11
th
Check Parity generated from main area (512-byte)
0xXX
10
th
Parity
[15:8]
10
th
Check Parity generated from main area (512-byte)
0xXX
9
th
Parity
[7:0]
9
th
Check Parity generated from main area (512-byte)
0xXX
NFM8ECC3
Bit
Description
Initial State
Reserved [31:8]
Reserved
0x000000
13
th
Parity
[7:0]
13
th
Check Parity generated from main area (512-byte)
0x00
Note: The NAND flash controller generate these ECC parity codes when write main area data while the
MainECCLock (NFCON[7]) bit is ‘0’(unlock).