Rev. 5.00, 09/03, page 144 of 760
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
Level 15
interrupt?
I3
−
I0: Interrupt mask bits in status register (SR)
Program
execution state
ICR1.MAI = 1?
Interrupt
generated?
NMI = low?
SR.BL= 0
or sleep mode?
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
ICR1.BLMSK = 1?
NMI?
NMI?
IRQOUT
= low
Set interrupt cause in
INTEVT, INTEVT2
Save SR to SSR;
save PC to SPC
Set BL/MD/RB
bits in SR to 1
Branch to exception
handler
I3
−
I0 level
14 or lower?
Level 14
interrupt?
I3
−
I0 level
13 or lower?
Level 1
interrupt?
I3
−
I0
level 0?
Figure 6.3 Interrupt Operation Flowchart
Содержание SH7709S
Страница 2: ......
Страница 44: ...Rev 5 00 09 03 page xliv of xliv ...
Страница 62: ...Rev 5 00 09 03 page 18 of 760 ...
Страница 128: ...Rev 5 00 09 03 page 84 of 760 ...
Страница 146: ...Rev 5 00 09 03 page 102 of 760 ...
Страница 224: ...Rev 5 00 09 03 page 180 of 760 ...
Страница 246: ...Rev 5 00 09 03 page 202 of 760 ...
Страница 266: ...Rev 5 00 09 03 page 222 of 760 ...
Страница 370: ...Rev 5 00 09 03 page 326 of 760 ...
Страница 432: ...Rev 5 00 09 03 page 388 of 760 ...
Страница 532: ...Rev 5 00 09 03 page 488 of 760 ...
Страница 598: ...Rev 5 00 09 03 page 554 of 760 ...
Страница 630: ...Rev 5 00 09 03 page 586 of 760 ...
Страница 656: ...Rev 5 00 09 03 page 612 of 760 ...
Страница 684: ...Rev 5 00 09 03 page 640 of 760 ...
Страница 700: ...Rev 5 00 09 03 page 656 of 760 ...
Страница 758: ...Rev 5 00 09 03 page 714 of 760 ...
Страница 807: ...SH7709S Group Hardware Manual REJ09B0081 0500O ADE 602 250C ...