Rev. 5.00, 09/03, page 595 of 760
19.6
Port E
Port E is an 8-bit input/output port with the pin configuration shown in figure 19.5. Each pin has
an input pull-up MOS, which is controlled by the port E control register (PECR) in the PFC.
PTE7 (input/output) /
AUDSYNC
(output)
PTE6 (input/output)
PTE5 (input/output) /
CE2B
(output)
PTE4 (input/output) /
CE2A
(output)
PTE3 (input/output)
PTE2 (input/output) /
RAS3U
(output)
PTE1 (input/output)
PTE0 (input/output) / TDO (output)
Port E
Figure 19.5 Port E
19.6.1
Register Description
Table 19.9 summarizes the port E register.
Table 19.9
Port E Register
Name
Abbreviation
R/W
Initial Value
Address
Access Size
Port E data register
PEDR
R/W
H'00
H'04000128
(H'A4000128)
*
8
Notes: This register is located in area 1 of physical space. Therefore, when the cache is on, either
access this register from the P2 area of logical space or else make an appropriate setting
using the MMU so that this register is not cached.
*
When address translation by the MMU does not apply, the address in parentheses
should be used.
Содержание SH7709S
Страница 2: ......
Страница 44: ...Rev 5 00 09 03 page xliv of xliv ...
Страница 62: ...Rev 5 00 09 03 page 18 of 760 ...
Страница 128: ...Rev 5 00 09 03 page 84 of 760 ...
Страница 146: ...Rev 5 00 09 03 page 102 of 760 ...
Страница 224: ...Rev 5 00 09 03 page 180 of 760 ...
Страница 246: ...Rev 5 00 09 03 page 202 of 760 ...
Страница 266: ...Rev 5 00 09 03 page 222 of 760 ...
Страница 370: ...Rev 5 00 09 03 page 326 of 760 ...
Страница 432: ...Rev 5 00 09 03 page 388 of 760 ...
Страница 532: ...Rev 5 00 09 03 page 488 of 760 ...
Страница 598: ...Rev 5 00 09 03 page 554 of 760 ...
Страница 630: ...Rev 5 00 09 03 page 586 of 760 ...
Страница 656: ...Rev 5 00 09 03 page 612 of 760 ...
Страница 684: ...Rev 5 00 09 03 page 640 of 760 ...
Страница 700: ...Rev 5 00 09 03 page 656 of 760 ...
Страница 758: ...Rev 5 00 09 03 page 714 of 760 ...
Страница 807: ...SH7709S Group Hardware Manual REJ09B0081 0500O ADE 602 250C ...