![Renesas H8SX/1650 Скачать руководство пользователя страница 683](http://html1.mh-extra.com/html/renesas/h8sx-1650/h8sx-1650_hardware-manual_1440112683.webp)
Rev.2.00 Jun. 28, 2007 Page 661 of 666
REJ09B0311-0200
Index
Numerics
0-output/1-output .................................... 349
16-bit access space.................................. 165
16-bit counter mode................................ 430
16-bit timer pulse unit (TPU) ................. 305
8-bit access space.................................... 164
8-bit timers (TMR) ................................. 411
A
A/D conversion accuracy........................ 538
A/D converter ......................................... 525
Absolute accuracy................................... 538
Address error ............................................ 76
Address map ............................................. 68
Address/data multiplexed
I/O interface.................................... 158, 189
Addressing modes..................................... 50
All-module-clock-stop mode .......... 564, 575
Area 0 ..................................................... 159
Area 1 ..................................................... 159
Area 2 ..................................................... 160
Area 3 ..................................................... 160
Area 4 ..................................................... 161
Area 5 ..................................................... 161
Area 6 ..................................................... 162
Area 7 ..................................................... 163
Area division........................................... 153
Asynchronous mode ............................... 481
AT-cut parallel-resonance type............... 557
Available output signal
and settings in each port ......................... 287
Average transfer rate generator............... 450
B
B
φ
clock output control .......................... 585
Basic bus interface .......................... 157, 167
Big endian ............................................... 156
Bit rate..................................................... 471
Block diagram............................................. 8
Block transfer mode................................ 239
Burst ROM interface....................... 157, 185
Bus arbitration......................................... 213
Bus configuration.................................... 145
Bus controller (BSC)............................... 121
Bus cycle division ................................... 233
Bus width ................................................ 156
Bus-released state...................................... 59
Byte control SRAM interface ......... 157, 179
C
Cascaded connection............................... 430
Cascaded operation ................................. 357
Chain transfer.......................................... 240
Chip select signals................................... 154
Clock pulse generator ............................. 553
Clock synchronization cycle (Tsy).......... 147
Clocked synchronous mode .................... 498
Compare match A ................................... 428
Compare match B ................................... 428
Compare match count mode ................... 430
Compare match signal............................. 427
CPU priority control
function over DTC .................................. 115
Crystal resonator ..................................... 557
D
D/A converter ......................................... 545
Data direction register............................. 258
Data register............................................ 259
Data transfer controller (DTC)................ 217
Содержание H8SX/1650
Страница 2: ...Rev 2 00 Jun 28 2007 Page ii of xxii...
Страница 106: ...Section 4 Exception Handling Rev 2 00 Jun 28 2007 Page 84 of 666 REJ09B0311 0200...
Страница 142: ...Section 5 Interrupt Controller Rev 2 00 Jun 28 2007 Page 120 of 666 REJ09B0311 0200...
Страница 326: ...Section 8 I O Ports Rev 2 00 Jun 28 2007 Page 304 of 666 REJ09B0311 0200...
Страница 470: ...Section 12 Watchdog Timer WDT Rev 2 00 Jun 28 2007 Page 448 of 666 REJ09B0311 0200...
Страница 546: ...Section 13 Serial Communication Interface SCI Rev 2 00 Jun 28 2007 Page 524 of 666 REJ09B0311 0200...
Страница 566: ...Section 14 A D Converter Rev 2 00 Jun 28 2007 Page 544 of 666 REJ09B0311 0200...
Страница 574: ...Section 16 RAM Rev 2 00 Jun 28 2007 Page 552 of 666 REJ09B0311 0200...
Страница 584: ...Section 17 Clock Pulse Generator Rev 2 00 Jun 28 2007 Page 562 of 666 REJ09B0311 0200...
Страница 638: ...Section 19 List of Registers Rev 2 00 Jun 28 2007 Page 616 of 666 REJ09B0311 0200...
Страница 668: ...Section 20 Electrical Characteristics Rev 2 00 Jun 28 2007 Page 646 of 666 REJ09B0311 0200...
Страница 676: ...Appendix Rev 2 00 Jun 28 2007 Page 654 of 666 REJ09B0311 0200...
Страница 688: ...Rev 2 00 Jun 28 2007 Page 666 of 666 REJ09B0311 0200...
Страница 691: ......
Страница 692: ...H8SX 1650 Group Hardware Manual...