Section 13 Serial Communication Interface (SCI)
Rev.2.00 Jun. 28, 2007 Page 521 of 666
REJ09B0311-0200
13.9.7
SCI Operations during Power-Down State
(1)
Transmission
Before specifying the module stop state or making a transition to software standby mode, stop the
transmit operations (TE = TIE = TEIE = 0). TSR, TDR, and SSR are reset. The states of the output
pins in the module stop state or in software standby mode depend on the port settings, and the pins
output a high-level signal after cancellation. If the transition is made during data transmission, the
data being transmitted will be undefined.
To transmit data in the same transmission mode after cancellation of the power-down state, set the
TE bit to 1, read SSR, write to TDR, clear TDRE in this order, and then start transmission. To
transmit data in a different transmission mode, initialize the SCI first.
Figure 13.34 shows a sample flowchart for transition to software standby mode during
transmission. Figures 13.35 and 13.36 show the port pin states during transition to software
standby mode.
Before specifying the module stop state or making a transition to software standby mode from the
transmission mode using DTC transfer, stop all transmit operations (TE = TIE = TEIE = 0).
Setting the TE and TIE bits to 1 after cancellation sets the TXI flag to start transmission using the
DTC.
(2)
Reception
Before specifying the module stop state or making a transition to software standby mode, stop the
receive operations (RE = 0). RSR, RDR, and SSR are reset. If transition is made during data
reception, the data being received will be invalid.
To receive data in the same reception mode after cancellation of the power-down state, set the RE
bit to 1, and then start reception. To receive data in a different reception mode, initialize the SCI
first.
Figure 13.37 shows a sample flowchart for transition to software standby mode during reception.
Содержание H8SX/1650
Страница 2: ...Rev 2 00 Jun 28 2007 Page ii of xxii...
Страница 106: ...Section 4 Exception Handling Rev 2 00 Jun 28 2007 Page 84 of 666 REJ09B0311 0200...
Страница 142: ...Section 5 Interrupt Controller Rev 2 00 Jun 28 2007 Page 120 of 666 REJ09B0311 0200...
Страница 326: ...Section 8 I O Ports Rev 2 00 Jun 28 2007 Page 304 of 666 REJ09B0311 0200...
Страница 470: ...Section 12 Watchdog Timer WDT Rev 2 00 Jun 28 2007 Page 448 of 666 REJ09B0311 0200...
Страница 546: ...Section 13 Serial Communication Interface SCI Rev 2 00 Jun 28 2007 Page 524 of 666 REJ09B0311 0200...
Страница 566: ...Section 14 A D Converter Rev 2 00 Jun 28 2007 Page 544 of 666 REJ09B0311 0200...
Страница 574: ...Section 16 RAM Rev 2 00 Jun 28 2007 Page 552 of 666 REJ09B0311 0200...
Страница 584: ...Section 17 Clock Pulse Generator Rev 2 00 Jun 28 2007 Page 562 of 666 REJ09B0311 0200...
Страница 638: ...Section 19 List of Registers Rev 2 00 Jun 28 2007 Page 616 of 666 REJ09B0311 0200...
Страница 668: ...Section 20 Electrical Characteristics Rev 2 00 Jun 28 2007 Page 646 of 666 REJ09B0311 0200...
Страница 676: ...Appendix Rev 2 00 Jun 28 2007 Page 654 of 666 REJ09B0311 0200...
Страница 688: ...Rev 2 00 Jun 28 2007 Page 666 of 666 REJ09B0311 0200...
Страница 691: ......
Страница 692: ...H8SX 1650 Group Hardware Manual...