Rev.2.00 Jun. 28, 2007 Page xiv of xxii
7.2.1
DTC Mode Register A (MRA) ......................................................................... 220
7.2.2
DTC Mode Register B (MRB).......................................................................... 221
7.2.3
DTC Source Address Register (SAR)............................................................... 223
7.2.4
DTC Destination Address Register (DAR)....................................................... 223
7.2.5
DTC Transfer Count Register A (CRA) ........................................................... 224
7.2.6
DTC Transfer Count Register B (CRB)............................................................ 224
7.2.7
DTC Enable Registers A to H (DTCERA to DTCERH) .................................. 225
7.2.8
DTC Control Register (DTCCR) ...................................................................... 226
7.2.9
DTC Vector Base Register (DTCVBR)............................................................ 227
7.3
Activation Sources............................................................................................................ 227
7.4
Location of Transfer Information and DTC Vector Table................................................ 228
7.5
Operation .......................................................................................................................... 231
7.5.1
Bus Cycle Division ........................................................................................... 233
7.5.2
Transfer Information Read Skip Function ........................................................ 235
7.5.3
Transfer Information Writeback Skip Function................................................ 236
7.5.4
Normal Transfer Mode ..................................................................................... 236
7.5.5
Repeat Transfer Mode ...................................................................................... 237
7.5.6
Block Transfer Mode ........................................................................................ 239
7.5.7
Chain Transfer .................................................................................................. 240
7.5.8
Operation Timing.............................................................................................. 241
7.5.9
Number of DTC Execution Cycles ................................................................... 243
7.5.10
DTC Bus Release Timing ................................................................................. 244
7.5.11
DTC Priority Level Control to the CPU ........................................................... 244
7.6
DTC Activation by Interrupt............................................................................................. 245
7.7
Examples of Use of the DTC ............................................................................................ 246
7.7.1
Normal Transfer Mode ..................................................................................... 246
7.7.2
Chain Transfer .................................................................................................. 247
7.7.3
Chain Transfer when Counter = 0..................................................................... 248
7.8
Interrupt Sources............................................................................................................... 249
7.9
Usage Notes ...................................................................................................................... 249
7.9.1
Module Stop State Setting ................................................................................ 249
7.9.2
On-Chip RAM .................................................................................................. 250
7.9.3
DTCE Bit Setting.............................................................................................. 250
7.9.4
Chain Transfer .................................................................................................. 250
7.9.5
Transfer Information Start Address, Source Address,
and
Destination Address ................................................................................... 250
7.9.6
Endian ............................................................................................................... 250
Section 8 I/O Ports............................................................................................. 251
8.1
Register Descriptions........................................................................................................ 257
Содержание H8SX/1650
Страница 2: ...Rev 2 00 Jun 28 2007 Page ii of xxii...
Страница 106: ...Section 4 Exception Handling Rev 2 00 Jun 28 2007 Page 84 of 666 REJ09B0311 0200...
Страница 142: ...Section 5 Interrupt Controller Rev 2 00 Jun 28 2007 Page 120 of 666 REJ09B0311 0200...
Страница 326: ...Section 8 I O Ports Rev 2 00 Jun 28 2007 Page 304 of 666 REJ09B0311 0200...
Страница 470: ...Section 12 Watchdog Timer WDT Rev 2 00 Jun 28 2007 Page 448 of 666 REJ09B0311 0200...
Страница 546: ...Section 13 Serial Communication Interface SCI Rev 2 00 Jun 28 2007 Page 524 of 666 REJ09B0311 0200...
Страница 566: ...Section 14 A D Converter Rev 2 00 Jun 28 2007 Page 544 of 666 REJ09B0311 0200...
Страница 574: ...Section 16 RAM Rev 2 00 Jun 28 2007 Page 552 of 666 REJ09B0311 0200...
Страница 584: ...Section 17 Clock Pulse Generator Rev 2 00 Jun 28 2007 Page 562 of 666 REJ09B0311 0200...
Страница 638: ...Section 19 List of Registers Rev 2 00 Jun 28 2007 Page 616 of 666 REJ09B0311 0200...
Страница 668: ...Section 20 Electrical Characteristics Rev 2 00 Jun 28 2007 Page 646 of 666 REJ09B0311 0200...
Страница 676: ...Appendix Rev 2 00 Jun 28 2007 Page 654 of 666 REJ09B0311 0200...
Страница 688: ...Rev 2 00 Jun 28 2007 Page 666 of 666 REJ09B0311 0200...
Страница 691: ......
Страница 692: ...H8SX 1650 Group Hardware Manual...