![Renesas H8SX/1650 Скачать руководство пользователя страница 16](http://html1.mh-extra.com/html/renesas/h8sx-1650/h8sx-1650_hardware-manual_1440112016.webp)
Rev.2.00 Jun. 28, 2007 Page xvi of xxii
9.3.4
Timer Interrupt Enable Register (TIER) ........................................................... 337
9.3.5
Timer Status Register (TSR)............................................................................. 339
9.3.6
Timer Counter (TCNT)..................................................................................... 343
9.3.7
Timer General Register (TGR) ......................................................................... 343
9.3.8
Timer Start Register (TSTR) ............................................................................ 344
9.3.9
Timer Synchronous Register (TSYR)............................................................... 345
9.4
Operation .......................................................................................................................... 346
9.4.1
Basic Functions................................................................................................. 346
9.4.2
Synchronous Operation..................................................................................... 352
9.4.3
Buffer Operation ............................................................................................... 354
9.4.4
Cascaded Operation .......................................................................................... 357
9.4.5
PWM Modes..................................................................................................... 359
9.4.6
Phase Counting Mode....................................................................................... 364
9.5
Interrupt Sources............................................................................................................... 370
9.6
DTC Activation ................................................................................................................ 372
9.7
A/D Converter Activation................................................................................................. 372
9.8
Operation Timing.............................................................................................................. 373
9.8.1
Input/Output Timing ......................................................................................... 373
9.8.2
Interrupt Signal Timing .................................................................................... 377
9.9
Usage Notes ...................................................................................................................... 381
9.9.1
Module Stop State Setting ................................................................................ 381
9.9.2
Input Clock Restrictions ................................................................................... 381
9.9.3
Caution on Cycle Setting .................................................................................. 382
9.9.4
Conflict between TCNT Write and Clear Operations....................................... 382
9.9.5
Conflict between TCNT Write and Increment Operations ............................... 383
9.9.6
Conflict between TGR Write and Compare Match........................................... 383
9.9.7
Conflict between Buffer Register Write and Compare Match .......................... 384
9.9.8
Conflict between TGR Read and Input Capture ............................................... 384
9.9.9
Conflict between TGR Write and Input Capture .............................................. 385
9.9.10
Conflict between Buffer Register Write and Input Capture.............................. 386
9.9.11
Conflict between Overflow/Underflow and Counter Clearing ......................... 387
9.9.12
Conflict between TCNT Write and Overflow/Underflow ................................ 387
9.9.13
Multiplexing of I/O Pins ................................................................................... 388
9.9.14
Interrupts and Module Stop State ..................................................................... 388
Section 10 Programmable Pulse Generator (PPG) ............................................ 389
10.1
Features............................................................................................................................. 389
10.2
Input/Output Pins.............................................................................................................. 391
10.3
Register Descriptions........................................................................................................ 392
10.3.1
Next Data Enable Registers H, L (NDERH, NDERL) ..................................... 392
Содержание H8SX/1650
Страница 2: ...Rev 2 00 Jun 28 2007 Page ii of xxii...
Страница 106: ...Section 4 Exception Handling Rev 2 00 Jun 28 2007 Page 84 of 666 REJ09B0311 0200...
Страница 142: ...Section 5 Interrupt Controller Rev 2 00 Jun 28 2007 Page 120 of 666 REJ09B0311 0200...
Страница 326: ...Section 8 I O Ports Rev 2 00 Jun 28 2007 Page 304 of 666 REJ09B0311 0200...
Страница 470: ...Section 12 Watchdog Timer WDT Rev 2 00 Jun 28 2007 Page 448 of 666 REJ09B0311 0200...
Страница 546: ...Section 13 Serial Communication Interface SCI Rev 2 00 Jun 28 2007 Page 524 of 666 REJ09B0311 0200...
Страница 566: ...Section 14 A D Converter Rev 2 00 Jun 28 2007 Page 544 of 666 REJ09B0311 0200...
Страница 574: ...Section 16 RAM Rev 2 00 Jun 28 2007 Page 552 of 666 REJ09B0311 0200...
Страница 584: ...Section 17 Clock Pulse Generator Rev 2 00 Jun 28 2007 Page 562 of 666 REJ09B0311 0200...
Страница 638: ...Section 19 List of Registers Rev 2 00 Jun 28 2007 Page 616 of 666 REJ09B0311 0200...
Страница 668: ...Section 20 Electrical Characteristics Rev 2 00 Jun 28 2007 Page 646 of 666 REJ09B0311 0200...
Страница 676: ...Appendix Rev 2 00 Jun 28 2007 Page 654 of 666 REJ09B0311 0200...
Страница 688: ...Rev 2 00 Jun 28 2007 Page 666 of 666 REJ09B0311 0200...
Страница 691: ......
Страница 692: ...H8SX 1650 Group Hardware Manual...