Rev.2.00 Jun. 28, 2007 Page xiii of xxii
6.7.7
Extension of Chip Select (
CS
) Assertion Period............................................... 185
6.8
Burst ROM Interface ........................................................................................................ 185
6.8.1
Burst ROM Space Setting ................................................................................. 185
6.8.2
Data Bus............................................................................................................ 186
6.8.3
I/O Pins Used for Burst ROM Interface............................................................ 186
6.8.4
Basic Timing..................................................................................................... 187
6.8.5
Wait Control ..................................................................................................... 189
6.8.6
Read Strobe (
RD
) Timing ................................................................................. 189
6.8.7
Extension of Chip Select (
CS
) Assertion Period............................................... 189
6.9
Address/Data Multiplexed I/O Interface........................................................................... 189
6.9.1
Address/Data Multiplexed I/O Space Setting ................................................... 189
6.9.2
Address/Data Multiplex .................................................................................... 190
6.9.3
Data Bus............................................................................................................ 190
6.9.4
I/O Pins Used for Address/Data Multiplexed I/O Interface .............................. 191
6.9.5
Basic Timing..................................................................................................... 192
6.9.6
Address Cycle Control...................................................................................... 194
6.9.7
Wait Control ..................................................................................................... 195
6.9.8
Read Strobe (
RD
) Timing ................................................................................. 195
6.9.9
Extension of Chip Select (
CS
) Assertion Period............................................... 196
6.10
Idle Cycle.......................................................................................................................... 198
6.10.1
Operation .......................................................................................................... 198
6.10.2
Pin States in Idle Cycle ..................................................................................... 206
6.11
Bus Release....................................................................................................................... 207
6.11.1
Operation .......................................................................................................... 207
6.11.2
Pin States in External Bus Released State......................................................... 208
6.11.3
Transition Timing ............................................................................................. 209
6.12
Internal Bus....................................................................................................................... 210
6.12.1
Access to Internal Address Space ..................................................................... 210
6.13
Write Data Buffer Function .............................................................................................. 211
6.13.1
Write Data Buffer Function for External Data Bus........................................... 211
6.13.2
Write Data Buffer Function for Peripheral Modules ........................................ 212
6.14
Bus Arbitration ................................................................................................................. 213
6.14.1
Operation .......................................................................................................... 213
6.14.2
Bus Transfer Timing ......................................................................................... 214
6.15
Bus Controller Operation in Reset .................................................................................... 215
6.16
Usage Notes ...................................................................................................................... 215
Section 7 Data Transfer Controller (DTC) ........................................................217
7.1
Features............................................................................................................................. 217
7.2
Register Descriptions ........................................................................................................ 219
Содержание H8SX/1650
Страница 2: ...Rev 2 00 Jun 28 2007 Page ii of xxii...
Страница 106: ...Section 4 Exception Handling Rev 2 00 Jun 28 2007 Page 84 of 666 REJ09B0311 0200...
Страница 142: ...Section 5 Interrupt Controller Rev 2 00 Jun 28 2007 Page 120 of 666 REJ09B0311 0200...
Страница 326: ...Section 8 I O Ports Rev 2 00 Jun 28 2007 Page 304 of 666 REJ09B0311 0200...
Страница 470: ...Section 12 Watchdog Timer WDT Rev 2 00 Jun 28 2007 Page 448 of 666 REJ09B0311 0200...
Страница 546: ...Section 13 Serial Communication Interface SCI Rev 2 00 Jun 28 2007 Page 524 of 666 REJ09B0311 0200...
Страница 566: ...Section 14 A D Converter Rev 2 00 Jun 28 2007 Page 544 of 666 REJ09B0311 0200...
Страница 574: ...Section 16 RAM Rev 2 00 Jun 28 2007 Page 552 of 666 REJ09B0311 0200...
Страница 584: ...Section 17 Clock Pulse Generator Rev 2 00 Jun 28 2007 Page 562 of 666 REJ09B0311 0200...
Страница 638: ...Section 19 List of Registers Rev 2 00 Jun 28 2007 Page 616 of 666 REJ09B0311 0200...
Страница 668: ...Section 20 Electrical Characteristics Rev 2 00 Jun 28 2007 Page 646 of 666 REJ09B0311 0200...
Страница 676: ...Appendix Rev 2 00 Jun 28 2007 Page 654 of 666 REJ09B0311 0200...
Страница 688: ...Rev 2 00 Jun 28 2007 Page 666 of 666 REJ09B0311 0200...
Страница 691: ......
Страница 692: ...H8SX 1650 Group Hardware Manual...