Rev.2.00 Jun. 28, 2007 Page x of xxii
2.8.2
Register Indirect—@ERn ................................................................................... 51
2.8.3
Register Indirect with Displacement—@(d:2, ERn), @(d:16, ERn), or
@(d:32,
ERn)...................................................................................................... 51
2.8.4
Index Register Indirect with Displacement—@(d:16,RnL.B), @(d:32,RnL.B),
@(d:16,Rn.W), @(d:32,Rn.W), @(d:16,ERn.L), or @(d:32,ERn.L)................. 51
2.8.5
Register Indirect with Post-Increment, Pre-Decrement, Pre-Increment,
or
Post-Decrement—@ERn
+
, @
−
ERn, @
+
ERn, or @ERn
−
............................ 52
2.8.6
Absolute Address—@aa:8, @aa:16, @aa:24, or @aa:32................................... 53
2.8.7
Immediate—#xx:8, #xx:16, or #xx:32................................................................ 54
2.8.8
Program-Counter Relative—@(d:8, PC) or @(d:16, PC) .................................. 55
2.8.9
Program-Counter Relative with Index Register—
@(RnL.B, PC), @(Rn.W, PC), or @(ERn.L, PC) .............................................. 55
2.8.10
Memory Indirect—@@aa:8 ............................................................................... 55
2.8.11
Extended Memory Indirect—@@vec:7 ............................................................. 56
2.8.12
Effective Address Calculation ............................................................................ 56
2.8.13
MOVA Instruction.............................................................................................. 58
2.9
Processing States ................................................................................................................ 59
Section 3 MCU Operating Modes ....................................................................... 61
3.1
Operating Mode Selection .................................................................................................. 61
3.2
Register Descriptions.......................................................................................................... 62
3.2.1
Mode Control Register (MDCR) ........................................................................ 62
3.2.2
System Control Register (SYSCR) ..................................................................... 64
3.3
Operating Mode Descriptions ............................................................................................. 66
3.3.1
Mode 4 ................................................................................................................ 66
3.3.2
Mode 5 ................................................................................................................ 66
3.3.3
Pin Functions ...................................................................................................... 67
3.4
Address Map....................................................................................................................... 68
3.4.1
Address Map (Advanced Mode) ......................................................................... 68
Section 4 Exception Handling ............................................................................. 69
4.1
Exception Handling Types and Priority.............................................................................. 69
4.2
Exception Sources and Exception Handling Vector Table ................................................. 70
4.3
Reset ................................................................................................................................... 72
4.3.1
Reset Exception Handling .................................................................................. 72
4.3.2
Interrupts after Reset........................................................................................... 73
4.3.3
On-Chip Peripheral Functions after Reset Release ............................................. 73
4.4
Traces Exception Handling................................................................................................. 75
4.5
Address Error...................................................................................................................... 76
4.5.1
Address Error Source.......................................................................................... 76
Содержание H8SX/1650
Страница 2: ...Rev 2 00 Jun 28 2007 Page ii of xxii...
Страница 106: ...Section 4 Exception Handling Rev 2 00 Jun 28 2007 Page 84 of 666 REJ09B0311 0200...
Страница 142: ...Section 5 Interrupt Controller Rev 2 00 Jun 28 2007 Page 120 of 666 REJ09B0311 0200...
Страница 326: ...Section 8 I O Ports Rev 2 00 Jun 28 2007 Page 304 of 666 REJ09B0311 0200...
Страница 470: ...Section 12 Watchdog Timer WDT Rev 2 00 Jun 28 2007 Page 448 of 666 REJ09B0311 0200...
Страница 546: ...Section 13 Serial Communication Interface SCI Rev 2 00 Jun 28 2007 Page 524 of 666 REJ09B0311 0200...
Страница 566: ...Section 14 A D Converter Rev 2 00 Jun 28 2007 Page 544 of 666 REJ09B0311 0200...
Страница 574: ...Section 16 RAM Rev 2 00 Jun 28 2007 Page 552 of 666 REJ09B0311 0200...
Страница 584: ...Section 17 Clock Pulse Generator Rev 2 00 Jun 28 2007 Page 562 of 666 REJ09B0311 0200...
Страница 638: ...Section 19 List of Registers Rev 2 00 Jun 28 2007 Page 616 of 666 REJ09B0311 0200...
Страница 668: ...Section 20 Electrical Characteristics Rev 2 00 Jun 28 2007 Page 646 of 666 REJ09B0311 0200...
Страница 676: ...Appendix Rev 2 00 Jun 28 2007 Page 654 of 666 REJ09B0311 0200...
Страница 688: ...Rev 2 00 Jun 28 2007 Page 666 of 666 REJ09B0311 0200...
Страница 691: ......
Страница 692: ...H8SX 1650 Group Hardware Manual...