Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
56
28
IPC_SEM_FREEE
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
27
IPC_SEM_CPUIDD
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
26
IPC_SEM_FREED
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
25
IPC_SEM_CPUIDC
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
24
IPC_SEM_FREEC
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
23
IPC_SEM_CPUIDB
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
22
IPC_SEM_FREEB
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
21
IPC_SEM_CPUIDA
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
20
IPC_SEM_FREEA
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
19
IPC_SEM_CPUID9
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
18
IPC_SEM_FREE9
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
17
IPC_SEM_CPUID8
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
16
IPC_SEM_FREE8
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
15
IPC_SEM_CPUID7
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
14
IPC_SEM_FREE7
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
13
IPC_SEM_CPUID6
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
12
IPC_SEM_FREE6
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
11
IPC_SEM_CPUID5
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
10
IPC_SEM_FREE5
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
9
IPC_SEM_CPUID4
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
8
IPC_SEM_FREE4
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
7
IPC_SEM_CPUID3
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
6
IPC_SEM_FREE3
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
5
IPC_SEM_CPUID2
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
4
IPC_SEM_FREE2
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
3
IPC_SEM_CPUID1
R/W
0
Refer to the description of the IPC_SEM_CPUID0 bit.
2
IPC_SEM_FREE1
R/W
0
Refer to the description of the IPC_SEM_FREE0 bit.
1
IPC_SEM_CPUID0
R/W
0
Indicates who owns the semaphore.
0: KM0
1: KM4
0
IPC_SEM_FREE0
R/W
0
Indicates the status of the semaphore. Writing a ‘0’ has no effect.
0: Free. When writing a ‘1’, hardware sets the CPU ID.
1: Occupied. When writing a ‘1’, hardware clears the ‘CPUID’ bit and the
‘Free’ bit.
7.3.8
IPC
x
_IER_R
Name
: Current IER Read Register
Size
: 32 bits
Address offset
: 0x001C
Read/write access
: read-only
The IPC
x
_IER_R (
x
= {0, 1}) is used to read current IPC interrupt mask. The value of this register is the combination result of IPC
_IER &
31
30
29
28
27
…
4
3
2
1
0
IPC_IER
x
_R
RO
Bit
Name
Access
Default
Description
31:0
IPC_IER
x
_R
RO
0
1: Interrupt is enabled for this bit.
0: Interrupt is disabled for this bit.
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03