Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
388
SI read (slave side):
1
x
A
7
A
1
A
0
D
15
D
14
D
1
D
0
1150 ns
SI_DI
SI_CK
SI_ENB
100 ns
A
6
A
2
SI_DO
SI_D_OEN
x
1
87.5ns
12.5ns 25ns
50ns
Fig 18-10 SI read timing
18.3.4
ACC Clock
The architecture of ACC clock is shown in Fig 18-11.
Frequency Synthesizer
40M*(NI/MI)
Clock
Divider/2
Clock
Divider/4
Clock
Divider/64
WS
BCLK
Clock
Divider
Clock
Divider/10
EN
EN
1
0
1
0
0x218[29]
0x218[19]
SoC Clock Source
ACC Clock Module
CLK_98P304
CLK_45P158
SYSPLL_400M
clk_is_40M
_
clk_is_128 fs
~ 0x218[29]
0x218[26:20]
0x218[28]
0
0
1
1
Fig 18-11 ACC clock architecture
18.4
Registers
18.4.1
SPORT Control Registers
The physical base address of SPORT control registers is 0x4001 0800.
Table 18-15 SPORT control register layout
Name
Address Offset
Access
Description
0x0000
W
SPORT Tx data register
0x0004
R/W
SPORT control 0 register
0x0008
R/W
SPORT control 1 register
0x000C
R/W
SPORT control 2 register
0x0010
R
SPORT Rx data register
0x0014
R
SPORT FIFO status register
0x0018
R
SPORT error counter register
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03