Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
278
A write can occur on this register if either of the following conditions are met:
I
2
C is disabled (IC_ENABLE[0] = 0)
Slave part is inactive (IC_STATUS[6] = 0)
Note
: The IC_STATUS[6] is a register read-back location for the internal slv_activity signal; the user should poll this before writing the
ic_slv_data_nack_only bit.
31
30
29
…
3
2
1
0
RSVD
NACK
R/W
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
NACK
R/W
0x0
Generate NACK. This NACK generation only occurs when I
2
C is a slave
-
receiver. If this register is
set to a value of 1, it can only generate a NACK after a data byte is received; hence, the data
transfer is aborted and the data received is not pushed to the receive buffer.
When the register is set to a value of 0, it generates NACK/ACK, depending on normal criteria.
1: Generate NACK after data byte received
0: Generate NACK/ACK normally
13.3.2.35
IC_DMA_CR
Name:
DMA Control Register
Size:
32 bits
Address offset
: 0x88
Read/write access
: read/write
There is a separate bit for transmit and receive. This can be programmed regardless of the state of IC_ENABLE.
31
30
29
…
4
3
2
1
0
RSVD
TDMAE
RDMAE
R/W
R/W
Bit
Name
Access Reset Description
31:2
RSVD
N/A
-
Reserved
1
TDMAE
R/W
0x0
Transmit DMA Enable. This bit enables/disables the transmit FIFO DMA channel.
0: Transmit DMA disabled
1: Transmit DMA enabled
0
RDMAE
R/W
0x0
Receive DMA Enable. This bit enables/disables the receive FIFO DMA channel.
0: Receive DMA disabled
1: Receive DMA enabled
13.3.2.36
IC_DMA_TDLR
Name:
DMA Transmit Data Level Register
Size:
32 bits
Address offset
: 0x8C
Read/write access
: read/write
31
30
29
…
6
5
4
3
2
1
0
RSVD
DMATDL
R/W
Bit
Name
Access
Reset
Description
31:4
RSVD
N/A
-
Reserved
3:0
DMATDL
R/W
0x0
Transmit Data Level. This bit field controls the level at which a DMA request is made by
the transmit logic. It is equal to the watermark level; that is, the dma_tx_req signal is
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03