Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
282
RSVD
IC_SLEEP_CLK_GATED
IC_SLEEP
R
R/W
Bit
Name
Access Reset Description
31:2
RSVD
N/A
-
Reserved
1
IC_SLEEP_CLK_GATED
R
0x0
I
2
C clock has been gated.
0
IC_SLEEP
R/W
0x0
Clock-gated I
2
C clock domain for address matching interrupts wake up.
1: I
2
C clock has been gated
0: I
2
C clock control, write 1 controller would gate I
2
C clock until I
2
C slave is
enable and reset synchronized register procedure is done.
13.3.2.45
IC_CLR_ADDR_MATCH
Name
: Clear Slave Mode Address Match Interrupt Register
Size:
32 bits
Address offset
: 0xE4
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
IC_CLR_ADDR_MATCH
R
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
IC_CLR_ADDR_MATCH
R
0x0
Read this register to clear the slave mode address match interrupt (bit 12) of
IC_RAW_INTR_STAT register.
13.3.2.46
IC_CLR_DMA_DONE
Name
: Clear DMA_DONE Interrupt Register
Size:
32 bits
Address offset
: 0xE8
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
IC_CLR_DMA_DONE
R
Bit
Name
Access Reset Description
31:1 RSVD
N/A
-
Reserved
0
IC_CLR_DMA_DONE R
0x0
Read this register to clear the DMA_DONE interrupt (bit 15) of IC_RAW_INTR_STAT
register.
13.3.2.47
IC_FILTER
Name:
I
2
C Filter Register
Size:
32 bits
Address offset
: 0xEC
Read/write access
: read/write
31
30
…
10
9
8
7
6
5
4
3
2
1
0
RSVD
IC_DIG_FLTR_SEL
RSVD
IC_DIG_FLTR_DEG
R/W
R/W
Bit
Name
Access Reset Description
31:9
RSVD
N/A
-
Reserved
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03