Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
414
1 – ssi_txu_intr interrupt is active after masking
5
MSTIS/FAEIS R
0
When SPI is configured as serial-master, this bit field is present as Multi-Master Contention
Interrupt Status.
0 – ssi_mst_intr interrupt is not active after masking
1 – ssi_mst_intr interrupt is active after masking
When SPI is configured as serial-slave, this bit field is present as Frame Alignment Interrupt
Status.
0 – ssi_fae_intr interrupt not active after masking
1 – ssi_fae_intr interrupt is active after masking
4
RXFIS
R
0
Receive FIFO Full Interrupt Status.
0 – ssi_rxf_intr interrupt is not active after masking
1 – ssi_rxf_intr interrupt is full after masking
3
RXOIS
R
0
Receive FIFO Overflow Interrupt Status.
0 – ssi_rxo_intr interrupt is not active after masking
1 – ssi_rxo_intr interrupt is active after masking
2
RXUIS
R
0
Receive FIFO Underflow Interrupt Status.
0 – ssi_rxu_intr interrupt is not active after masking
1 – ssi_rxu_intr interrupt is active after masking
1
TXOIS
R
0
Transmit FIFO Overflow Interrupt Status.
0 – ssi_txo_intr interrupt is not active after masking
1 – ssi_txo_intr interrupt is active after masking
0
TXEIS
R
0
Transmit FIFO Empty Interrupt Status.
0 – ssi_txe_intr interrupt is not active after masking
1 – ssi_txe_intr interrupt is active after masking
19.3.2.13
RISR
Name:
Raw Interrupt Status Register
Size:
8 bits
Address offset
:
0x34
Read/write access:
read
This read-only register reports the status of the SPI interrupts prior to masking.
31
30
29
…
10
9
8
RSVD
7
6
5
4
3
2
1
0
SSRIR
TXUIR
MSTIR/FAEIR
RXFIR
RXOIR
RXUIR
TXOIR
TXEIR
R
R
R
R
R
R
R
R
Bit
Name
Access Reset Description
31:8 RSVD
N/A
-
Reserved
7
SSRIR
R
0
SS_N Rising Edge Detect Raw Interrupt Status. This bit field is present only if the SPI is configured
as a serial-slave device.
0 – ssi_ssr_intr interrupt is not active prior to masking
1 – ssi_ssr_intr interrupt is active prior to masking
6
TXUIR
R
0
Transmit FIFO Under Flow Raw Interrupt Status. This bit field is present only if the SPI is
configured as a serial-slave device.
0 – ssi_txu_intr interrupt is not active prior to masking
1 – ssi_txu_intr interrupt is active prior to masking
5
MSTIR/FAEIR R
0
When SPI is configured as serial-master, this bit field is present as Multi-Master Contention Raw
Interrupt Status.
0 – ssi_mst_intr interrupt is not active prior to masking
1 – ssi_mst_intr interrupt is active prior to masking
When SPI is configured as serial-slave, this bit field is present as Frame Alignment Error Raw
Interrupt Status.
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03