General Timers
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
223
R/W
R/W
R/W
R/W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CCR7
R/W
Bit
Name
Access
Reset
Description
31:28
RSVD
N/A
-
Reserved
27
CC7M
R/W
0
Refer to CC0M description in TIMx_CCR0
26
CC7P
R/W
0
Refer to CC0P description in TIMx_CCR0
25
OC7PE
R/W
0
Refer to OC0PE description in TIMx_CCR0
24
CC7E
R/W
0
Refer to CC0E description in TIMx_CCR0
23:16
RSVD
N/A
-
Reserved
15:0
CCR7
R/W
0
Refer to CCR0 description in TIMx_CCR0
10.4.3.17
TIMx Capture/Compare Register 8 (TIMx_CCR8)
Name:
TIM5 capture/compare register 8
Address offset:
0x40
Reset value:
0x00000000
Read/write access:
read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
CC8M
CC8P
OC8PE
CC8E
RSVD
R/W
R/W
R/W
R/W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CCR8
R/W
Bit
Name
Access
Reset
Description
31:28
RSVD
N/A
-
Reserved
27
CC8M
R/W
0
Refer to CC0M description in TIMx_CCR0
26
CC8P
R/W
0
Refer to CC0P description in TIMx_CCR0
25
OC8PE
R/W
0
Refer to OC0PE description in TIMx_CCR0
24
CC8E
R/W
0
Refer to CC0E description in TIMx_CCR0
23:16
RSVD
N/A
-
Reserved
15:0
CCR8
R/W
0
Refer to CCR0 description in TIMx_CCR0
10.4.3.18
TIMx Capture/Compare Register 9 (TIMx_CCR9)
Name:
TIM5 capture/compare register 9
Address offset:
0x44
Reset value:
0x00000000
Read/write access:
read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
CC9M
CC9P
OC9PE
CC9E
RSVD
R/W
R/W
R/W
R/W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CCR9
R/W
Bit
Name
Access
Reset
Description
31:28
RSVD
N/A
-
Reserved
27
CC9M
R/W
0
Refer to CC0M description in TIMx_CCR0
26
CC9P
R/W
0
Refer to CC0P description in TIMx_CCR0
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03