Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
436
R2
G2
B2
LED 08/12 I/F Control
R1
G1
B1
R2
D0
D1
D2
D3
DMA Control
Timing
Register
AXI Master
LCDC
LED 08/12 I/F Control
Line_Sel[9:0]
CLK
LAT
R1
G1
B1
Frame Buffer (PSRAM/SRAM)
G2
B2
D4
D5
OE
DMA Buffer
Color
Mapping
R2
G2
B2
R1
G1
B1
R2
G2
B2
R1
G1
B1
Fig 20-29 LED color mapping: three colors and two channels
20.2.5
Pinmux
The pinmux of LCDC is listed in Table 20-2.
Table 20-2 LCDC pinmux
MCU System
RGB Interface
LED Interface
D[15:0]
I/O
D[15:0]
I/O
D[5:0]/Line_Sel[9:0]
I/O
WR
I
DCLK
O
DCLK
O
RD
I
HSYNC
O
LAT
O
RS
I
CS
I
ENABLE
I
OE
O
TE/VSYNC
O/I
VSYNC
I
20.2.6
Supported Resolution
20.2.6.1
MCU I/F
Parameters for maximum image size calculation
:
Max. dot clock: MAX_DOT_CLK = system_clock/4 = 100MHz/4 = 25MHz
Refresh frequency: F = 30 (F/S)
For 16-bit I/F mode:
max_image_size = MAX_DOT_CLK/F = 912*912
For 8-bit I/F mode:
max_image_size = MAX_DOT_CLK/(F*2) = 645*645
20.2.6.2
RGB I/F
Parameters for maximum image size calculation
:
Max. dot clock: MAX_DOT_CLK = system_clock/4 = 100MHz/4 = 25MHz
Refresh frequency: F = 60 (F/S)
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03