Liquid Crystal Display Controller (LCDC)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
443
20.3.2.3
LCDC_IRQ_RAW
Name
: LCDC raw interrupt register.
Size:
32 bits
Address offset:
0x0028
Read/write access
: read/write
31
30
29
…
10
9
8
RSVD
7
6
5
4
3
2
1
0
RSVD
FRM_START_INTRS
IO_TIMEOUT_INTRS
LCD_LIN_INTRS
LCDFRDINTRS
RSVD
DMAUNINTRS
RO
RO
RO
RO
RO
Bit
Name
Access
Reset
Description
31:6
RSVD
N/A
0
Reserved
5
FRM_START_INTRS
RO
0
DMA frame start raw interrupt status. No matter DMA frame start interrupt is
enabled or disabled, this bit is set when DMA frame start interrupt happens. Write
1 to the FRM_START_INTS field in register LCDC_IRQ_STATUS to clear this bit.
4
IO_TIMEOUT_INTRS RO
0
Write or read timeout interrupt raw interrupt status in MCU I/F I/O mode. No
matter the I/O write/read timeout interrupt is enabled or disabled, this bit is set
when I/O write/read timeout interrupt happens. Write 1 to the IO_TIMEOUT_INTS
field in register LCDC_IRQ_STATUS to clear this bit.
3
LCD_LIN_INTRS
RO
0
Line Interrupt raw status. No matter the line interrupt is enabled or disabled, this
bit is set when line interrupt happens. Write 1 to the LCD_LIN_INTS field in register
LCDC_IRQ_STATUS to clear this bit.
2
LCDFRDINTRS
RO
0
LCD refresh frame done raw interrupt status. No matter the refresh done interrupt
is enabled or disabled, this bit is set when refresh done interrupt happens. Write 1
to the LCDFRDINTS field in register LCDC_IRQ_STATUS to clear this bit.
1
RSVD
N/A
0
Reserved
0
DMAUNINTRS
RO
0
DMA FIFO underflow raw interrupt status. When LCDC DMA FIFO under flow event
happens, this bit is set. Write 1 to the DMAUNINTS field in register
LCDC_IRQ_STATUS to clear this bit.
20.3.2.4
LCDC_LINE_INT_POS
Name
: LCDC line interrupt position register
Size:
32 bits
Address offset:
0x002C
Read/write access:
read/write
This register defines the position of the line interrupt. The line value to be programmed depends on the timings parameters.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSVD
LINE_INT_POS
R/W
Bit
Name
Access
Reset
Description
31:12
RSVD
N/A
0
Reserved
11:0
LINE_INT_POS
R/W
0
Line Interrupt Position
These bits configure the line interrupt position.
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03