Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
360
[10:9]
DAC_R_DA_DITHER_SEL R/W
2'b10
Mon DAC Rch dither select
2'b00: disable
2'b01: LSB
2'b10: LSB+1
2'b11: LSB+2
[12:11]
DAC_R_DA_ZDET_FUNC
R/W
2'b11
Mon DAC Rch Zero detection function mode control
2'b00: Immediate change
2'b01: Zero detection and immediate change
2'b10: Zero detection and increase/decrease change
2'b11: N/A
[14:13]
DAC_R_DA_ZDET_TOUT
R/W
2'b00
Mon DAC Rch Zero detection time out mode control
2'b00: 1024*16 samples
2'b01: 1024*32 samples
2'b10: 1024*64 samples
2'b11: 256 samples
[15]
DAC_R_DMIX_IN_SEL
R/W
1'b0
Mon DAC Rch upsample filter input select
1'b0: ALC output
1'b1: Mono DAC volume output
17.6.2.35
0xFD
Address
Bit
Name
Access Reset
Description
0xFD
[0]
DAC_R_DA_MUTE
R/W
1'b0
Mon DAC Rch DVOL mute enable
1'b0: Un-mute
1'b1: Mute
[1]
RSVD
N/A
1'b0
Reserved
[2]
DAC_R_DMIX_MUTE_128FS_DA
R/W
1'b0
Mon DAC Rch 128fs-domain mixer da path mute enable
1'b0: Un-mute
1'b1: Mute
[3]
DAC_R_DMIX_MUTE_128FS_SIDETONE
R/W
1'b0
Mon DAC Rch 128fs-domain mixer sidetone path mute
enable
1'b0: Un-mute
1'b1: Mute
[15:4]
RSVD
N/A
12’h0
Reserved
17.6.3
DAC_EQ
17.6.3.1
0x2A
Address
Bit
Name
Access
Reset
Description
0x2A
[0]
DAC_L_BQ_EQ_PARAM_UPDATE
R/W
1'b1
DAC Lch EQ
Write "1" to send parameter update pulse
1'b0: Busy (Waiting for cross)
1'b1: Stand-by
[1]
DAC_L_BQ_EQ_CD_EN
R/W
1'b1
DAC Lch EQ cross detection control
1'b0: Disable (Test mode)
1'b1: Enable (Normal mode)
[3:2]
DAC_L_BQ_EQ_DITHER_SEL
R/W
2'b00
DAC Lch EQ dither control
2'b00: Normal
2'b01: LSB
2'b10: {LSB+1, LSB}
2'b11: {LSB+2, LSB+1, LSB}
[4]
RSVD
N/A
1'b0
Reserved
[5]
DAC_L_BQ_EQ_CD_FLAG
R
1'b0
DAC Lch Biquad filter cross detect status
1'b0: No data zero cross
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03