Serial Peripheral Interface (SPI)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
411
1111_1100
ssi_rxf_intr is asserted when 253 or more data entries are present in receive FIFO
1111_1101
ssi_rxf_intr is asserted when 254 or more data entries are present in receive FIFO
1111_1110
ssi_rxf_intr is asserted when 255 or more data entries are present in receive FIFO
1111_1111
ssi_rxf_intr is asserted when 256 data entries are present in receive FIFO
19.3.2.8
TXFLR
Name:
Transmit FIFO Level Register
Size:
7 bits
Address offset
:
0x20
Read/write access:
read
This register contains the number of valid data entries in the transmit FIFO memory.
31
30
29
28
27
26
…
12
11
10
9
8
7
6
5
4
3
2
1
0
RSVD
TXTFL
R
Bit
Name
Access
Reset
Description
31:7
RSVD
N/A
-
Reserved
6:0
TXTFL
R
0x0
Transmit FIFO Level. Contains the number of valid data entries in the transmit FIFO.
19.3.2.9
RXFLR
Name:
Receive FIFO Level Register
Size:
7 bits
Address offset
:
0x24
Read/write access:
read
This register contains the number of valid data entries in the receive FIFO memory. This register can be read at any time.
31
30
29
28
27
26
…
12
11
10
9
8
7
6
5
4
3
2
1
0
RSVD
RXTFL
R
Bit
Name
Access Reset
Description
31:7
RSVD
N/A
-
Reserved
6:0
RXTFL
R
0x0
Receive FIFO Level. Contains the number of valid data entries in the receive FIFO.
19.3.2.10
SR
Name:
Status Register
Size:
7 bits
Address offset
:
0x28
Read/write access:
read
This is a read-only register used to indicate the current transfer status, FIFO status, and any transmission/reception errors that may have
occurred. The status register may be read at any time. None of the bits in this register request an interrupt.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSVD
DCOL
TXE
RFF
RFNE
TFE
TFNF
BUSY
R
R
R
R
R
R
R
Bit
Name
Access Reset Description
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03