Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
476
WS
SD
Left
Right
MSB
LSB
MSB
LSB
SCK
Fig 22-8 Left-justified standard
22.4.3.3
Right-justified Standard
For the right-justified standard, what should be focused on are as follows.
Serial data are right justified. See Fig 22-9.
For stereo, the left channel is transmitted when WS=1 and the right channel is transmitted when WS=0.
The transmitter and the receiver must have the same word length.
WS
SD
Left
Right
MSB
LSB
MSB
LSB
SCK
Fig 22-9 Right-justified standard
22.4.4
Clock Type
The I
2
S clock tree is shown in Fig 1-10.
The source clock is 98.304MHz and 45.1584MHz.
MCK, SCK and WS signals are divided by the source clock.
The relationship between MCK, WS and SCK is as follows:
If sample bit is 16-bit, MCK=8SCK=256WS
If sample bit is 24-bit, MCK=4SCK=256WS
If sample bit is 32-bit, MCK=4SCK=256WS
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03