Liquid Crystal Display Controller (LCDC)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
441
4:2
RDOTST
R/W
0x7
The value of read outstanding -1, for DMA burst size configuration
1
TRIGER_ONETIME
R/W/AC
0
Write ‘1’, hardware DMA one frame from DMA buffer based on synchronous
signal.
After DMA completed,this bit is cleared automatically.
0
DMA_TRIGER_MODE
R/W
0
DMA Trigger-mode enable.
0: Auto-mode, open, DMA refreshes automatically based on synchronous
signal.
1: Trigger-mode open, DMA refreshes frame manually based on
TRIGER_ONETIME bit of this register.
Trigger mode is useful for LCD with internal GRAM.
20.3.1.5
LCDC_CLK_DIV
Name
: LCDC clock divider register
Size:
32 bits
Address offset:
0x0010
Read/write access:
read/write
This register is just for RGB and LED screen.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CLKDIV
R/W
Bit
Name
Access
Reset
Description
31:16
RSVD
N/A
0
Reserved
15:0
CLKDIV
R/W
2
DCLK clock divider depends on this value. The relationship between them is as
follows:
0 : The DCLK clock divider is 2
2 : The DCLK clock divider is 4
4 : The DCLK clock divider is 6
6 : The DCLK clock divider is 8
...
The frequency of DCLK is derived from the following equation:
DCLK = SYS_CLK/(2)
where CLKDIV is any even value between 0 and 65534.
20.3.2
Interrupt and Status Registers
20.3.2.1
LCDC_IRQ_EN
Name
: LCDC interrupt enable register
Size:
32 bits
Address offset
: 0x0020
Read/write access
: read/write
31
30
29
…
10
9
8
RSVD
7
6
5
4
3
2
1
0
RSVD
FRM_START_INT
IO_TIMEOUT_INTEN
LCD_LIN_INTEN
LCDFRDINTEN
RSVD
DMAUNINTEN
R/W
R/W
R/W
R/W
R/W
Bit
Name
Access
Reset Description
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03