Direct Memory Access Controller (DMAC)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
153
DMAH_NUM_CHANNELS-1:0
CLEAR
W
0x0
Interrupt clear.
0 = no effect
1 = clear interrupt
9.3.2.3.5
StatusInt
Name:
Combined Interrupt Status Register
Size:
64 bits
Address offset:
0x360
Read/write access:
read
The contents of each of the five Status registers – StatusTfr, StatusBlock, StatusSrcTran, StatusDstTran, StatusErr – is ORed to produce a single
bit for each interrupt type in the Combined Status register (StatusInt). This register is read-only.
Bit
Name
Access
Reset
Description
63:5
RSVD
N/A
0x0
Reserved
4
ERR
R
0x0
OR of the contents of StatusErr register.
3
DSTT
R
0x0
OR of the contents of StatusDst register.
2
SRCT
R
0x0
OR of the contents of StatusSrcTran register.
1
BLOCK
R
0x0
OR of the contents of StatusBlock register.
0
TFR
R
0x0
OR of the contents of StatusTfr register.
9.3.2.4
Miscellaneous DMAC Registers
This section describes the following registers of the DMAC:
DmaIdReg – DMAC ID
DmaTestReg – DMAC Test
DMA Component ID Register – DMAC Version ID
9.3.2.4.1
DmaIdReg
Name:
DMAC ID Register
Size:
64 bits
Address offset:
0x3a8
Read/write access:
read
This is the DMAC ID register, which is a read-only register that reads back the coreConsultant- configured hardcoded ID number,
DMAH_ID_NUM.
Bit
Name
Access
Reset
Description
63:32
RSVD
N/A
0x0
Reserved
31:0
DMA_ID
R
DMA_ID_NUM
Hardcoded DMAC Peripheral ID
9.3.2.4.2
DmaTestReg
Name:
DMAC Test Register
Size:
64 bits
Address offset:
0x3b0
Read/write access:
read/write
This register is used to put the AHB slave interface into test mode, during which the readback value of the writable registers match the value
written, assuming the DMAC configuration has not optimized the same registers. In normal operation, the readback value of some registers is a
function of the DMAC state and does not match the value written.
Bit
Name
Access
Reset
Description
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03