Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
416
31
30
29
28
27
26
25
…
7
6
5
4
3
2
1
0
RSVD
RXUICR
R
Bit
Name
Access
Reset
Description
31:1
RSVD
N/A
-
Reserved
0
RXUICR
R
0
Clear Receive FIFO Underflow Interrupt. This register reflects the status of the interrupt. A read
from this register clears the ssi_rxu_intr interrupt; writing has no effect.
19.3.2.17
MSTICR/FAEICR
Name:
Multi-Master Interrupt Clear Register/Frame Alignment Error Interrupt Clear Register
Size:
1 bit
Address offset
:
0x44
Read/write access:
read
When SPI is configured as serial-master, this register is present as MSTICR. When SPI is configured as serial-slave, this register is present as
FAEICR.
31
30
29
28
27
26
…
6
5
4
3
2
1
0
RSVD
MSTICR/FAEICR
R
Bit
Name
Access
Reset
Description
31:1
RSVD
N/A
-
Reserved
0
MSTICR/
FAEICR
R
0
When SPI is configured as serial-master, this bit field is used to Clear Multi-Master
Contention Interrupt. A read from this register clears the ssi_mst_intr interrupt; writing
has no effect.
When SPI is configured as serial-slave, this bit field is used to Clear Frame Alignment
Interrupt. A read from this register clears the ssi_fae_intr interrupt; writing has no effect.
19.3.2.18
ICR
Name:
Interrupt Clear Register
Size:
1 bit
Address offset
:
0x48
Read/write access:
read
31
30
29
28
27
26
25
…
7
6
5
4
3
2
1
0
RSVD
ICR
R
Bit
Name
Access
Reset
Description
31:1
RSVD
N/A
-
Reserved
0
ICR
R
0
Clear Interrupt. This register is set if any of the interrupts below are active. A read
clears the ssi_txo_intr, ssi_rxu_intr, ssi_rxo_intr, and the ssi_mst_intr/ssi_fae_intr
interrupts. Writing to this register has no effect.
19.3.2.19
DMACR
Name:
DMA Control Register
Size:
2 bits
Address offset
:
0x4C
Read/write access:
read/write
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03