Liquid Crystal Display Controller (LCDC)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
445
26:25
RGB_SYNC_MODE
R/W
0
00: DE mode, frame synchronized with ENABLE signal
01: HV mode, frame synchronized with synchronous signal
Others: Reserved
24
RGBIFUPDATE
R/W1S
0
Force Hardware updates RGB I/F parameters after current LCD refresh frame done.
CPU writes 1 to force Hardware updating parameters. After updating, this bit is cleared.
When the LCDC is running, if the following values related with RGB I/F mode are modified
dynamically
, only writing 1 to this bit can the newer value be used by hardware after the
current frame refresh done.
The VFP, VBP, VSW fields in the
register
The HBP, HFP, HSW fields in the
register
23:21
RSVD
N/A
0
Reserved
20
DATPL
R/W
0
The Data pulse polarity.
0: Normal
1: Inverted
19
ENPL
R/W
1
The ENABLE pulse polarity.
0: Low level for active data
1: High level for active data
18
HSPL
R/W
0
The HSYNC pulse polarity.
0: Low level synchronous clock
1: High level synchronous clock
17
VSPL
R/W
0
The VSYNC pulse polarity.
0: Low level synchronous clock
1: High level synchronous clock
16
DCLKPL
R/W
0
The polarity of the DCLK active edge.
0: Data fetched at DCLK rising edge
1: Data fetched at DCLK falling edge
15:0
RSVD
N/A
0
Reserved
20.3.3.2
LCDC_RGB_VSYNC_CFG
Name
: LCDC RGB vertical synchronization register
Size:
32 bits
Address offset:
0x0044
Read/write access:
read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
VFP
R/W (SHW)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSVD
VBP
RSVD
VSW
R/W (SHW)
R/W (SHW)
Bit
Name
Access
Reset
Description
31:20
RSVD
N/A
0
Reserved
19:16
VFP
R/W (SHW)
3
Front porch line number-1. The number of inactive lines at the end of a frame, before
vertical synchronization period.
15:12
RSVD
N/A
0
Reserved
11:8
VBP
R/W (SHW)
3
Back porch line number-1. The number of inactive lines at the start of a frame, after
vertical synchronization period.
7:4
RSVD
N/A
0
Reserved
3:0
VSW
R/W (SHW)
1
Vertical synchronization signal width -1. Unit: inactive lines
20.3.3.3
LCDC_RGB_HSYNC_CFG
Name
: LCDC RGB horizontal synchronization register
Size:
32 bits
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03