Direct Memory Access Controller (DMAC)
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
169
Bit
Name
Access Description
63:62
RSVD
N/A
Reserved
61
STATIC_ENDIAN_SELECT
R
The value of this register is derived from the DMAH_STATIC_ENDIAN_SELECT
coreConsultant parameter.
0 = FALSE
0 = TRUE
60
ADD_ENCODED_PARAMS
R
The value of this register is derived from the DMAH_ADD_ENCODED_PARAMS
coreConsultant parameter.
0 = FALSE
0 = TRUE
59:55
NUM_HS_INT
R
The value of this register is derived from the DMAH_NUM_HS_INT coreConsultant
parameter.
0x00 = 0
to
0x10 = 16
54:53
M4_HDATA_WIDTH
R
The value of this register is derived from the DMAH_M4_HDATA_WIDTH
coreConsultant parameter.
0x0 = 32 bits
0x1 = 64 bits
0x2 = 128 bits
0x3 = 256 bits
52:51
M3_HDATA_WIDTH
R
The value of this register is derived from the DMAH_M3_HDATA_WIDTH
coreConsultant parameter.
0x0 = 32 bits
0x1 = 64 bits
0x2 = 128 bits
0x3 = 256 bits
50:49
M2_HDATA_WIDTH
R
The value of this register is derived from the DMAH_M2_HDATA_WIDTH
coreConsultant parameter.
0x0 = 32 bits
0x1 = 64 bits
0x2 = 128 bits
0x3 = 256 bits
48:47
M1_HDATA_WIDTH
R
The value of this register is derived from the DMAH_M1_HDATA_WIDTH
coreConsultant parameter.
0x0 = 32 bits
0x1 = 64 bits
0x2 = 128 bits
0x3 = 256 bits
46:45
S_HDATA_WIDTH
R
The value of this register is derived from the DMAH_S_HDATA_WIDTH coreConsultant
parameter.
0x0 = 32 bits
0x1 = 64 bits
0x2 = 128 bits
0x3 = 256 bits
44:43
NUM_MASTER_INT
R
The value of this register is derived from the DMAH_NUM_MASTER_INT
coreConsultant parameter.
0x00 = 1
to
0x10 = 4
42:40
NUM_CHANNELS
R
The value of this register is derived from the DMAH_NUM_ CHANNELS coreConsultant
parameter.
0x00 = 1
to
0x10 = 8
39:36
RSVD
N/A
Reserved
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03