49
Figure 6-11 my_first_fpga project
6
6
.
.
5
5
C
C
r
r
e
e
a
a
t
t
i
i
n
n
g
g
a
a
n
n
F
F
P
P
G
G
A
A
d
d
e
e
s
s
i
i
g
g
n
n
This section describes how to create an FPGA design. This includes creating the top-level design,
adding components (in Verilog HDL and using the megafunctions), adding pins and interconnecting
all the components and pins.
First, create a top-level module. In this tutorial, you will use schematic entry, via a Block Design
File (.bdf). Alternatively, you could use Verilog HDL or VHDL for the top-level module. The
following steps describe how to create the top-level schematic.
1. Select File > New > Block Diagram/Schematic File (see
Figure 6-12
to create a new file,
Block1.bdf, which you will save as the top-level design.
Summary of Contents for De0-Nano
Page 1: ...1 ...
Page 4: ...4 9 3 Revision History 155 9 4 Copyright Statement 155 ...
Page 44: ...44 Figure 6 5 Browse to find the location Figure 6 6 There is no need to test the driver ...
Page 90: ...90 Figure 7 14 Add NIOS II Processor ...
Page 93: ...93 Figure 7 17 Rename the CPU 1 Figure 7 18 Rename the CPU 2 ...
Page 98: ...98 Figure 7 23 Add On Chip Memory ...
Page 100: ...100 Figure 7 25 Update Total memory size ...
Page 102: ...102 Figure 7 28 Update CPU settings ...
Page 104: ...104 Figure 7 30 Add PIO ...
Page 106: ...106 Figure 7 32 PIO 21 Rename pio_0 to pio_led as shown in Figure 7 33 Figure 7 33 Rename PIO ...
Page 113: ...113 Figure 7 43 Input verilog Text Figure 7 44 Open DE0_NANO_SOPC v ...
Page 146: ...146 Figure 8 16 Display Progress and Result Information for the SDRAM Demonstration ...
Page 150: ...150 Figure 9 3 Select Devices Page ...
Page 151: ...151 Figure 9 4 Convert Programming Files Page ...