14
Figure 3-5 Connections between the LEDs and Cyclone IV FPGA
DIP Switch
The DE0-Nano board contains a 4 dip switches. A DIP switch provides, to the FPGA, a high logic
level when it is in the DOWN position, and a low logic level when in the UPPER position.
Table 3-1 Pin Assignments for Push-buttons
Signal Name
FPGA Pin No.
Description
I/O Standard
KEY[0]
PIN_J15
Push-button[0]
3.3V
KEY[1]
PIN_E1
Push-button[1]
3.3V
Table 3-2 Pin Assignments for LEDs
Signal Name
FPGA Pin No.
Description
I/O Standard
LED[0]
PIN_A15
LED Green[0]
3.3V
LED[1]
PIN_A13
LED Green[1]
3.3V
LED[2]
PIN_B13
LED Green[2]
3.3V
LED[3]
PIN_A11
LED Green[3]
3.3V
LED[4]
PIN_D1
LED Green[4]
3.3V
LED[5]
PIN_F3
LED Green[5]
3.3V
LED[6]
PIN_B1
LED Green[6]
3.3V
LED[7]
PIN_L3
LED Green[7]
3.3V
Summary of Contents for De0-Nano
Page 1: ...1 ...
Page 4: ...4 9 3 Revision History 155 9 4 Copyright Statement 155 ...
Page 44: ...44 Figure 6 5 Browse to find the location Figure 6 6 There is no need to test the driver ...
Page 90: ...90 Figure 7 14 Add NIOS II Processor ...
Page 93: ...93 Figure 7 17 Rename the CPU 1 Figure 7 18 Rename the CPU 2 ...
Page 98: ...98 Figure 7 23 Add On Chip Memory ...
Page 100: ...100 Figure 7 25 Update Total memory size ...
Page 102: ...102 Figure 7 28 Update CPU settings ...
Page 104: ...104 Figure 7 30 Add PIO ...
Page 106: ...106 Figure 7 32 PIO 21 Rename pio_0 to pio_led as shown in Figure 7 33 Figure 7 33 Rename PIO ...
Page 113: ...113 Figure 7 43 Input verilog Text Figure 7 44 Open DE0_NANO_SOPC v ...
Page 146: ...146 Figure 8 16 Display Progress and Result Information for the SDRAM Demonstration ...
Page 150: ...150 Figure 9 3 Select Devices Page ...
Page 151: ...151 Figure 9 4 Convert Programming Files Page ...