41
6
6
.
.
2
2
B
B
e
e
f
f
o
o
r
r
e
e
Y
Y
o
o
u
u
B
B
e
e
g
g
i
i
n
n
This tutorial assumes the following prerequisites
■
You have a general understanding of FPGAs. This tutorial does not explain the basic concepts
of programmable logic.
■
You are somewhat familiar with digital circuit design and electronic design automation (EDA)
tools.
■
You have installed the Altera Quartus II 10.1 software on your computer. If you do not have the
Quartus II software, you can download it from the Altera web site at www.altera.com/download.
■
You have a DE0-Nano Development Board on which you will test your project. Using a
development board helps you to verify whether your design is really working.
■
You have gone through the quick start guide and/or the getting started user guide for your
development kit. These documents ensure that you have:
Installed the required software.
Determined that the development board functions properly and is connected to your computer.
Next step is to install the USB-Blaster driver, if not already done. To install the driver, connect a
USB cable between the DE0-Nano board and a USB port on a computer that is running the Quartus
II software.
The computer will recognize the new hardware connected to its USB port, but it will be unable to
proceed if it does not have the required driver already installed. If the USB-Blaster driver is not
already installed, the New Hardware Wizard in
Figure 6-2
will appear.
Summary of Contents for De0-Nano
Page 1: ...1 ...
Page 4: ...4 9 3 Revision History 155 9 4 Copyright Statement 155 ...
Page 44: ...44 Figure 6 5 Browse to find the location Figure 6 6 There is no need to test the driver ...
Page 90: ...90 Figure 7 14 Add NIOS II Processor ...
Page 93: ...93 Figure 7 17 Rename the CPU 1 Figure 7 18 Rename the CPU 2 ...
Page 98: ...98 Figure 7 23 Add On Chip Memory ...
Page 100: ...100 Figure 7 25 Update Total memory size ...
Page 102: ...102 Figure 7 28 Update CPU settings ...
Page 104: ...104 Figure 7 30 Add PIO ...
Page 106: ...106 Figure 7 32 PIO 21 Rename pio_0 to pio_led as shown in Figure 7 33 Figure 7 33 Rename PIO ...
Page 113: ...113 Figure 7 43 Input verilog Text Figure 7 44 Open DE0_NANO_SOPC v ...
Page 146: ...146 Figure 8 16 Display Progress and Result Information for the SDRAM Demonstration ...
Page 150: ...150 Figure 9 3 Select Devices Page ...
Page 151: ...151 Figure 9 4 Convert Programming Files Page ...