155
9
9
.
.
2
2
E
E
P
P
C
C
S
S
P
P
r
r
o
o
g
g
r
r
a
a
m
m
m
m
i
i
n
n
g
g
v
v
i
i
a
a
n
n
i
i
o
o
s
s
-
-
2
2
-
-
f
f
l
l
a
a
s
s
h
h
-
-
p
p
r
r
o
o
g
g
r
r
a
a
m
m
m
m
e
e
r
r
Before programming the EPCS via nios-2-flash-programmer, users must add an EPCS patch file
nios-flash-override.txt into the Nios II EDS folder. The patch file is available in the folder
Demonstation\EPCS_Patch of DE0-Nano System CD. Please copy this file to the folder
[QuartusInstalledFolder]\nios2eds\bin (e.g. C:\altera\11.1\nios2eds\bin)
If the patch file is not included into the Nios II EDS folder, an error will occur as shown in
Figure
9-8.
Figure 9-8 EPCS Message
9
9
.
.
3
3
R
R
e
e
v
v
i
i
s
s
i
i
o
o
n
n
H
H
i
i
s
s
t
t
o
o
r
r
y
y
Version
Change Log
V1.0
Initial Version (Preliminary)
V1.3
Add Table 3-1,3-2 and 3-3
V1.4
Modified Digital Accelerometer Description on page 31
V1.5
Modified ADC description on page 32
V1.6
Corrected Digital Accelerometer Schematic on page 23
V1.7
Modified Altera EPCS16 to be Spansion EPCS64
V1.8
Add SDRAM test section
9
9
.
.
4
4
C
C
o
o
p
p
y
y
r
r
i
i
g
g
h
h
t
t
S
S
t
t
a
a
t
t
e
e
m
m
e
e
n
n
t
t
Copyright © 2012 Terasic Technologies. All rights reserved.
Always visit the DE0-Nano webpage for new applications.
We will continue providing interesting examples and labs on our DE0-Nano webpage. Please visit
www.altera.com
or
DE0-Nano.terasic.com
for more information.
Summary of Contents for De0-Nano
Page 1: ...1 ...
Page 4: ...4 9 3 Revision History 155 9 4 Copyright Statement 155 ...
Page 44: ...44 Figure 6 5 Browse to find the location Figure 6 6 There is no need to test the driver ...
Page 90: ...90 Figure 7 14 Add NIOS II Processor ...
Page 93: ...93 Figure 7 17 Rename the CPU 1 Figure 7 18 Rename the CPU 2 ...
Page 98: ...98 Figure 7 23 Add On Chip Memory ...
Page 100: ...100 Figure 7 25 Update Total memory size ...
Page 102: ...102 Figure 7 28 Update CPU settings ...
Page 104: ...104 Figure 7 30 Add PIO ...
Page 106: ...106 Figure 7 32 PIO 21 Rename pio_0 to pio_led as shown in Figure 7 33 Figure 7 33 Rename PIO ...
Page 113: ...113 Figure 7 43 Input verilog Text Figure 7 44 Open DE0_NANO_SOPC v ...
Page 146: ...146 Figure 8 16 Display Progress and Result Information for the SDRAM Demonstration ...
Page 150: ...150 Figure 9 3 Select Devices Page ...
Page 151: ...151 Figure 9 4 Convert Programming Files Page ...