20
GPIO_16
PIN_R12
GPIO Connection DATA
3.3V
GPIO_17
PIN_T11
GPIO Connection DATA
3.3V
GPIO_18
PIN_T10
GPIO Connection DATA
3.3V
GPIO_19
PIN_R11
GPIO Connection DATA
3.3V
GPIO_110
PIN_P11
GPIO Connection DATA
3.3V
GPIO_111
PIN_R10
GPIO Connection DATA
3.3V
GPIO_112
PIN_N12
GPIO Connection DATA
3.3V
GPIO_113
PIN_P9
GPIO Connection DATA
3.3V
GPIO_114
PIN_N9
GPIO Connection DATA
3.3V
GPIO_115
PIN_N11
GPIO Connection DATA
3.3V
GPIO_116
PIN_L16
GPIO Connection DATA
3.3V
GPIO_117
PIN_K16
GPIO Connection DATA
3.3V
GPIO_118
PIN_R16
GPIO Connection DATA
3.3V
GPIO_119
PIN_L15
GPIO Connection DATA
3.3V
GPIO_120
PIN_P15
GPIO Connection DATA
3.3V
GPIO_121
PIN_P16
GPIO Connection DATA
3.3V
GPIO_122
PIN_R14
GPIO Connection DATA
3.3V
GPIO_123
PIN_N16
GPIO Connection DATA
3.3V
GPIO_124
PIN_N15
GPIO Connection DATA
3.3V
GPIO_125
PIN_P14
GPIO Connection DATA
3.3V
GPIO_126
PIN_L14
GPIO Connection DATA
3.3V
GPIO_127
PIN_N14
GPIO Connection DATA
3.3V
GPIO_128
PIN_M10
GPIO Connection DATA
3.3V
GPIO_129
PIN_L13
GPIO Connection DATA
3.3V
GPIO_130
PIN_J16
GPIO Connection DATA
3.3V
GPIO_131
PIN_K15
GPIO Connection DATA
3.3V
GPIO_132
PIN_J13
GPIO Connection DATA
3.3V
GPIO_133
PIN_J14
GPIO Connection DATA
3.3V
3
3
.
.
6
6
A
A
/
/
D
D
C
C
o
o
n
n
v
v
e
e
r
r
t
t
e
e
r
r
a
a
n
n
d
d
2
2
x
x
1
1
3
3
H
H
e
e
a
a
d
d
e
e
r
r
The DE0-Nano contains an ADC128S022 lower power, eight-channel CMOS 12-bit
analog-to-digital converter. This A-to-D provides conversion throughput rates of 50 ksps to 200
ksps. It can be configured to accept up to eight input signals at inputs IN0 through IN7. This eight
input signals are connected to the 2x13 header, as shown in Figure 3-10. The remaining I/Os of the
2x13 header are a DC +3.3V (VCC33), a GND and 13 pins, which are connect directly to the
Cyclone IV E device.
For more detailed information on the A/D converter chip, please refer to its datasheet which is
available on manufacturer’s website or under the /datasheet folder of the system CD.
Summary of Contents for De0-Nano
Page 1: ...1 ...
Page 4: ...4 9 3 Revision History 155 9 4 Copyright Statement 155 ...
Page 44: ...44 Figure 6 5 Browse to find the location Figure 6 6 There is no need to test the driver ...
Page 90: ...90 Figure 7 14 Add NIOS II Processor ...
Page 93: ...93 Figure 7 17 Rename the CPU 1 Figure 7 18 Rename the CPU 2 ...
Page 98: ...98 Figure 7 23 Add On Chip Memory ...
Page 100: ...100 Figure 7 25 Update Total memory size ...
Page 102: ...102 Figure 7 28 Update CPU settings ...
Page 104: ...104 Figure 7 30 Add PIO ...
Page 106: ...106 Figure 7 32 PIO 21 Rename pio_0 to pio_led as shown in Figure 7 33 Figure 7 33 Rename PIO ...
Page 113: ...113 Figure 7 43 Input verilog Text Figure 7 44 Open DE0_NANO_SOPC v ...
Page 146: ...146 Figure 8 16 Display Progress and Result Information for the SDRAM Demonstration ...
Page 150: ...150 Figure 9 3 Select Devices Page ...
Page 151: ...151 Figure 9 4 Convert Programming Files Page ...